Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_08/kmac_unmasked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 586954827 57213 0 0
RunThenComplete_M 586954827 719036 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 586954827 57213 0 0
T1 3191 3 0 0
T2 2553 3 0 0
T3 3118 0 0 0
T4 75687 9 0 0
T11 95001 24 0 0
T12 47249 93 0 0
T13 95132 10 0 0
T14 61890 145 0 0
T15 138198 13 0 0
T16 0 3 0 0
T17 0 3 0 0
T18 1056 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 586954827 719036 0 0
T1 3191 11 0 0
T2 2553 10 0 0
T3 3118 1 0 0
T4 75687 27 0 0
T11 95001 134 0 0
T12 47249 217 0 0
T13 95132 48 0 0
T14 61890 146 0 0
T15 138198 60 0 0
T16 0 11 0 0
T18 1056 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%