Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_14/kmac_unmasked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 614716435 54357 0 0
RunThenComplete_M 614716435 736888 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 614716435 54357 0 0
T1 7436 3 0 0
T2 5376 3 0 0
T3 1047 0 0 0
T4 5269 0 0 0
T5 7591 15 0 0
T12 6627 2 0 0
T13 12546 12 0 0
T14 124983 13 0 0
T15 103804 73 0 0
T16 3333 3 0 0
T17 0 9 0 0
T18 0 3 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 614716435 736888 0 0
T1 7436 10 0 0
T2 5376 10 0 0
T3 1047 0 0 0
T4 5269 4 0 0
T5 7591 45 0 0
T12 6627 12 0 0
T13 12546 36 0 0
T14 124983 39 0 0
T15 103804 74 0 0
T16 3333 11 0 0
T17 0 36 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%