| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 351140 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3133031 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 351140 | 0 | 0 |
| T1 | 6607 | 9 | 0 | 0 |
| T2 | 6729 | 9 | 0 | 0 |
| T3 | 105946 | 11 | 0 | 0 |
| T4 | 64113 | 8 | 0 | 0 |
| T12 | 26363 | 12 | 0 | 0 |
| T13 | 139325 | 77 | 0 | 0 |
| T14 | 155475 | 12 | 0 | 0 |
| T15 | 97795 | 42 | 0 | 0 |
| T16 | 546128 | 120 | 0 | 0 |
| T17 | 0 | 160 | 0 | 0 |
| T18 | 1152 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3133031 | 0 | 0 |
| T1 | 6607 | 31 | 0 | 0 |
| T2 | 6729 | 31 | 0 | 0 |
| T3 | 105946 | 33 | 0 | 0 |
| T4 | 64113 | 51 | 0 | 0 |
| T12 | 26363 | 57 | 0 | 0 |
| T13 | 139325 | 191 | 0 | 0 |
| T14 | 155475 | 74 | 0 | 0 |
| T15 | 97795 | 232 | 0 | 0 |
| T16 | 546128 | 657 | 0 | 0 |
| T17 | 0 | 402 | 0 | 0 |
| T18 | 1152 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |