Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 346342 0 0
RunThenComplete_M 2147483647 3071474 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 346342 0 0
T1 244295 125 0 0
T2 3224 0 0 0
T3 642146 390 0 0
T4 217116 23 0 0
T13 618350 374 0 0
T14 311934 246 0 0
T15 247126 110 0 0
T16 474646 148 0 0
T17 649740 390 0 0
T18 0 18 0 0
T19 0 172 0 0
T20 1227 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3071474 0 0
T1 244295 1910 0 0
T2 3224 0 0 0
T3 642146 5542 0 0
T4 217116 121 0 0
T13 618350 5526 0 0
T14 311934 5427 0 0
T15 247126 596 0 0
T16 474646 736 0 0
T17 649740 5542 0 0
T18 0 54 0 0
T19 0 428 0 0
T20 1227 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%