Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
44375860 |
44374268 |
0 |
0 |
|
selKnown1 |
60326159 |
60324567 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44375860 |
44374268 |
0 |
0 |
| T1 |
949385 |
949383 |
0 |
0 |
| T2 |
218898 |
218896 |
0 |
0 |
| T3 |
33758 |
33756 |
0 |
0 |
| T4 |
0 |
41836 |
0 |
0 |
| T8 |
16 |
14 |
0 |
0 |
| T9 |
52259 |
52257 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
375391 |
375389 |
0 |
0 |
| T12 |
15 |
13 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
2 |
0 |
0 |
0 |
| T15 |
0 |
17985 |
0 |
0 |
| T16 |
0 |
68 |
0 |
0 |
| T17 |
0 |
59 |
0 |
0 |
| T18 |
0 |
14 |
0 |
0 |
| T19 |
0 |
132984 |
0 |
0 |
| T20 |
0 |
59404 |
0 |
0 |
| T21 |
0 |
346479 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
60326159 |
60324567 |
0 |
0 |
| T1 |
898135 |
898134 |
0 |
0 |
| T2 |
266827 |
266826 |
0 |
0 |
| T3 |
58333 |
58332 |
0 |
0 |
| T4 |
4 |
3 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
6463 |
6462 |
0 |
0 |
| T9 |
37424 |
37423 |
0 |
0 |
| T10 |
799 |
798 |
0 |
0 |
| T11 |
567426 |
567425 |
0 |
0 |
| T12 |
13808 |
13807 |
0 |
0 |
| T13 |
888 |
887 |
0 |
0 |
| T14 |
1152 |
1151 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
44333790 |
44332994 |
0 |
0 |
|
selKnown1 |
60325258 |
60324462 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44333790 |
44332994 |
0 |
0 |
| T1 |
948952 |
948951 |
0 |
0 |
| T2 |
218810 |
218809 |
0 |
0 |
| T3 |
33746 |
33745 |
0 |
0 |
| T4 |
0 |
41836 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
52258 |
52257 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
375252 |
375251 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
17980 |
0 |
0 |
| T19 |
0 |
132984 |
0 |
0 |
| T20 |
0 |
59404 |
0 |
0 |
| T21 |
0 |
346479 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
60325258 |
60324462 |
0 |
0 |
| T1 |
898135 |
898134 |
0 |
0 |
| T2 |
266827 |
266826 |
0 |
0 |
| T3 |
58333 |
58332 |
0 |
0 |
| T8 |
6463 |
6462 |
0 |
0 |
| T9 |
37424 |
37423 |
0 |
0 |
| T10 |
799 |
798 |
0 |
0 |
| T11 |
567426 |
567425 |
0 |
0 |
| T12 |
13808 |
13807 |
0 |
0 |
| T13 |
888 |
887 |
0 |
0 |
| T14 |
1152 |
1151 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
42070 |
41274 |
0 |
0 |
|
selKnown1 |
901 |
105 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42070 |
41274 |
0 |
0 |
| T1 |
433 |
432 |
0 |
0 |
| T2 |
88 |
87 |
0 |
0 |
| T3 |
12 |
11 |
0 |
0 |
| T8 |
15 |
14 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
139 |
138 |
0 |
0 |
| T12 |
14 |
13 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
5 |
0 |
0 |
| T16 |
0 |
68 |
0 |
0 |
| T17 |
0 |
59 |
0 |
0 |
| T18 |
0 |
14 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
901 |
105 |
0 |
0 |
| T4 |
4 |
3 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |