Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
36383249 |
36381655 |
0 |
0 |
selKnown1 |
54238078 |
54236484 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36383249 |
36381655 |
0 |
0 |
T1 |
56035 |
56034 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
97 |
95 |
0 |
0 |
T4 |
69 |
67 |
0 |
0 |
T5 |
60 |
58 |
0 |
0 |
T6 |
44052 |
44050 |
0 |
0 |
T7 |
0 |
202034 |
0 |
0 |
T11 |
54 |
52 |
0 |
0 |
T12 |
11 |
9 |
0 |
0 |
T13 |
91 |
89 |
0 |
0 |
T14 |
82 |
80 |
0 |
0 |
T15 |
75 |
74 |
0 |
0 |
T16 |
0 |
176236 |
0 |
0 |
T17 |
0 |
56334 |
0 |
0 |
T18 |
0 |
49297 |
0 |
0 |
T19 |
0 |
260109 |
0 |
0 |
T20 |
0 |
58615 |
0 |
0 |
T21 |
0 |
552433 |
0 |
0 |
T22 |
0 |
14352 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54238078 |
54236484 |
0 |
0 |
T1 |
66330 |
66328 |
0 |
0 |
T2 |
2105 |
2103 |
0 |
0 |
T3 |
37731 |
37729 |
0 |
0 |
T4 |
21256 |
21254 |
0 |
0 |
T5 |
32858 |
32856 |
0 |
0 |
T6 |
30032 |
30030 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
39307 |
39305 |
0 |
0 |
T12 |
7060 |
7058 |
0 |
0 |
T13 |
39799 |
39797 |
0 |
0 |
T14 |
33782 |
33780 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
36342868 |
36342071 |
0 |
0 |
selKnown1 |
54237172 |
54236375 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36342868 |
36342071 |
0 |
0 |
T1 |
56035 |
56034 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
44041 |
44040 |
0 |
0 |
T7 |
0 |
201899 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T16 |
0 |
176236 |
0 |
0 |
T17 |
0 |
56334 |
0 |
0 |
T18 |
0 |
49297 |
0 |
0 |
T19 |
0 |
260109 |
0 |
0 |
T20 |
0 |
58615 |
0 |
0 |
T21 |
0 |
552433 |
0 |
0 |
T22 |
0 |
14352 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54237172 |
54236375 |
0 |
0 |
T1 |
66323 |
66322 |
0 |
0 |
T2 |
2104 |
2103 |
0 |
0 |
T3 |
37730 |
37729 |
0 |
0 |
T4 |
21255 |
21254 |
0 |
0 |
T5 |
32857 |
32856 |
0 |
0 |
T6 |
30031 |
30030 |
0 |
0 |
T11 |
39306 |
39305 |
0 |
0 |
T12 |
7059 |
7058 |
0 |
0 |
T13 |
39798 |
39797 |
0 |
0 |
T14 |
33781 |
33780 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
40381 |
39584 |
0 |
0 |
selKnown1 |
906 |
109 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40381 |
39584 |
0 |
0 |
T3 |
96 |
95 |
0 |
0 |
T4 |
68 |
67 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
11 |
10 |
0 |
0 |
T7 |
0 |
135 |
0 |
0 |
T11 |
53 |
52 |
0 |
0 |
T12 |
10 |
9 |
0 |
0 |
T13 |
90 |
89 |
0 |
0 |
T14 |
81 |
80 |
0 |
0 |
T15 |
75 |
74 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
906 |
109 |
0 |
0 |
T1 |
7 |
6 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |