Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
184814020 |
184810786 |
0 |
0 |
selKnown1 |
244212588 |
244209354 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184814020 |
184810786 |
0 |
0 |
T1 |
9190 |
9188 |
0 |
0 |
T2 |
2 |
0 |
0 |
0 |
T3 |
7 |
5 |
0 |
0 |
T4 |
167254 |
167253 |
0 |
0 |
T5 |
60905 |
60903 |
0 |
0 |
T6 |
75886 |
75884 |
0 |
0 |
T7 |
0 |
11336 |
0 |
0 |
T8 |
67 |
65 |
0 |
0 |
T9 |
18 |
16 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
101 |
99 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
56 |
0 |
0 |
T16 |
0 |
166036 |
0 |
0 |
T19 |
0 |
73 |
0 |
0 |
T20 |
0 |
31138 |
0 |
0 |
T21 |
0 |
37763 |
0 |
0 |
T22 |
0 |
181202 |
0 |
0 |
T23 |
0 |
23510 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
244212588 |
244209354 |
0 |
0 |
T1 |
14688 |
14687 |
0 |
0 |
T2 |
1803 |
1802 |
0 |
0 |
T3 |
2972 |
2971 |
0 |
0 |
T4 |
508588 |
508588 |
0 |
0 |
T5 |
100524 |
100522 |
0 |
0 |
T6 |
71442 |
71440 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
23548 |
23547 |
0 |
0 |
T9 |
4732 |
4731 |
0 |
0 |
T10 |
1547 |
1546 |
0 |
0 |
T11 |
58216 |
58215 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
184692839 |
184691222 |
0 |
0 |
selKnown1 |
244210716 |
244209099 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184692839 |
184691222 |
0 |
0 |
T1 |
9187 |
9186 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
166337 |
166337 |
0 |
0 |
T5 |
60904 |
60903 |
0 |
0 |
T6 |
75885 |
75884 |
0 |
0 |
T7 |
0 |
11336 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T16 |
0 |
166036 |
0 |
0 |
T20 |
0 |
31126 |
0 |
0 |
T21 |
0 |
37763 |
0 |
0 |
T22 |
0 |
181202 |
0 |
0 |
T23 |
0 |
23510 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
244210716 |
244209099 |
0 |
0 |
T1 |
14688 |
14687 |
0 |
0 |
T2 |
1803 |
1802 |
0 |
0 |
T3 |
2972 |
2971 |
0 |
0 |
T4 |
508588 |
508588 |
0 |
0 |
T5 |
100520 |
100519 |
0 |
0 |
T6 |
71439 |
71438 |
0 |
0 |
T8 |
23548 |
23547 |
0 |
0 |
T9 |
4732 |
4731 |
0 |
0 |
T10 |
1547 |
1546 |
0 |
0 |
T11 |
58216 |
58215 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
121181 |
119564 |
0 |
0 |
selKnown1 |
1872 |
255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121181 |
119564 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
917 |
916 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T8 |
66 |
65 |
0 |
0 |
T9 |
17 |
16 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
100 |
99 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
56 |
0 |
0 |
T19 |
0 |
73 |
0 |
0 |
T20 |
0 |
12 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1872 |
255 |
0 |
0 |
T5 |
4 |
3 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |