Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : dmi_jtag_tap
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.24 88.24

Source File(s) :
/workspace/default/sim-vcs/../src/pulp-platform_riscv-dbg_0.1_0/pulp_riscv_dbg/src/dmi_jtag_tap.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_dmi_jtag.i_dmi_jtag_tap 88.24 88.24



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.24 88.24


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
80.65 80.65


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.56 95.56 u_dmi_jtag


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
i_tck_inv 71.43 71.43


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : dmi_jtag_tap
TotalCoveredPercent
Totals 17 15 88.24
Total Bits 34 30 88.24
Total Bits 0->1 17 15 88.24
Total Bits 1->0 17 15 88.24

Ports 17 15 88.24
Port Bits 34 30 88.24
Port Bits 0->1 17 15 88.24
Port Bits 1->0 17 15 88.24

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
tck_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tms_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
trst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
td_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
td_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tdo_oe_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
testmode_i No No No INPUT
tck_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
dmi_clear_o No No No OUTPUT
update_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
capture_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
shift_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tdi_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
dtmcs_select_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
dtmcs_tdo_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
dmi_select_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
dmi_tdo_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%