Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
88629403 |
88627767 |
0 |
0 |
selKnown1 |
108195466 |
108193830 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88629403 |
88627767 |
0 |
0 |
T2 |
83 |
82 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
11 |
10 |
0 |
0 |
T5 |
3711 |
3710 |
0 |
0 |
T6 |
41255 |
41254 |
0 |
0 |
T7 |
3925 |
3924 |
0 |
0 |
T8 |
0 |
41842 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
18 |
17 |
0 |
0 |
T13 |
86 |
85 |
0 |
0 |
T14 |
12 |
11 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
211830 |
211829 |
0 |
0 |
T17 |
0 |
436589 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
0 |
12 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
48840 |
0 |
0 |
T32 |
87 |
86 |
0 |
0 |
T33 |
0 |
84 |
0 |
0 |
T34 |
0 |
150512 |
0 |
0 |
T35 |
0 |
23286 |
0 |
0 |
T36 |
0 |
133887 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108195466 |
108193830 |
0 |
0 |
T1 |
1130 |
1129 |
0 |
0 |
T2 |
23820 |
23819 |
0 |
0 |
T3 |
3381 |
3380 |
0 |
0 |
T4 |
4117 |
4116 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
1287 |
1286 |
0 |
0 |
T11 |
1085 |
1084 |
0 |
0 |
T12 |
4739 |
4738 |
0 |
0 |
T13 |
39541 |
39540 |
0 |
0 |
T14 |
15132 |
15131 |
0 |
0 |
T15 |
1395 |
1394 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
88569862 |
88569044 |
0 |
0 |
selKnown1 |
108194531 |
108193713 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
88569862 |
88569044 |
0 |
0 |
T5 |
3711 |
3710 |
0 |
0 |
T6 |
41255 |
41254 |
0 |
0 |
T7 |
3925 |
3924 |
0 |
0 |
T8 |
0 |
41842 |
0 |
0 |
T16 |
211830 |
211829 |
0 |
0 |
T17 |
0 |
436589 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
48840 |
0 |
0 |
T34 |
0 |
150512 |
0 |
0 |
T35 |
0 |
23286 |
0 |
0 |
T36 |
0 |
133887 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108194531 |
108193713 |
0 |
0 |
T1 |
1130 |
1129 |
0 |
0 |
T2 |
23820 |
23819 |
0 |
0 |
T3 |
3381 |
3380 |
0 |
0 |
T4 |
4117 |
4116 |
0 |
0 |
T10 |
1287 |
1286 |
0 |
0 |
T11 |
1085 |
1084 |
0 |
0 |
T12 |
4739 |
4738 |
0 |
0 |
T13 |
39541 |
39540 |
0 |
0 |
T14 |
15132 |
15131 |
0 |
0 |
T15 |
1395 |
1394 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
59541 |
58723 |
0 |
0 |
selKnown1 |
935 |
117 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59541 |
58723 |
0 |
0 |
T2 |
83 |
82 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
11 |
10 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
18 |
17 |
0 |
0 |
T13 |
86 |
85 |
0 |
0 |
T14 |
12 |
11 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T24 |
0 |
12 |
0 |
0 |
T32 |
87 |
86 |
0 |
0 |
T33 |
0 |
84 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
935 |
117 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |