Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
146424992 |
146421744 |
0 |
0 |
selKnown1 |
197204645 |
197201397 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146424992 |
146421744 |
0 |
0 |
T1 |
15 |
14 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
221367 |
221365 |
0 |
0 |
T4 |
10 |
8 |
0 |
0 |
T5 |
242151 |
242149 |
0 |
0 |
T6 |
244847 |
244846 |
0 |
0 |
T10 |
56 |
54 |
0 |
0 |
T11 |
14 |
12 |
0 |
0 |
T12 |
62 |
60 |
0 |
0 |
T13 |
89 |
87 |
0 |
0 |
T14 |
864398 |
864832 |
0 |
0 |
T15 |
0 |
623781 |
0 |
0 |
T16 |
0 |
130647 |
0 |
0 |
T17 |
0 |
191942 |
0 |
0 |
T18 |
0 |
97572 |
0 |
0 |
T19 |
0 |
135196 |
0 |
0 |
T20 |
0 |
172105 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197204645 |
197201397 |
0 |
0 |
T1 |
4499 |
4498 |
0 |
0 |
T2 |
1275 |
1274 |
0 |
0 |
T3 |
131429 |
131428 |
0 |
0 |
T4 |
2898 |
2897 |
0 |
0 |
T5 |
369898 |
369897 |
0 |
0 |
T6 |
141502 |
141502 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
16916 |
16915 |
0 |
0 |
T11 |
6263 |
6262 |
0 |
0 |
T12 |
18224 |
18223 |
0 |
0 |
T13 |
33417 |
33416 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
146314503 |
146312879 |
0 |
0 |
selKnown1 |
197202766 |
197201142 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146314503 |
146312879 |
0 |
0 |
T3 |
221269 |
221268 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
242050 |
242049 |
0 |
0 |
T6 |
244378 |
244378 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
864398 |
864397 |
0 |
0 |
T15 |
0 |
623781 |
0 |
0 |
T16 |
0 |
130647 |
0 |
0 |
T17 |
0 |
191942 |
0 |
0 |
T18 |
0 |
97572 |
0 |
0 |
T19 |
0 |
135196 |
0 |
0 |
T20 |
0 |
172105 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197202766 |
197201142 |
0 |
0 |
T1 |
4499 |
4498 |
0 |
0 |
T2 |
1275 |
1274 |
0 |
0 |
T3 |
131429 |
131428 |
0 |
0 |
T4 |
2898 |
2897 |
0 |
0 |
T5 |
369898 |
369897 |
0 |
0 |
T6 |
141502 |
141502 |
0 |
0 |
T10 |
16916 |
16915 |
0 |
0 |
T11 |
6263 |
6262 |
0 |
0 |
T12 |
18224 |
18223 |
0 |
0 |
T13 |
33417 |
33416 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
110489 |
108865 |
0 |
0 |
selKnown1 |
1879 |
255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110489 |
108865 |
0 |
0 |
T1 |
15 |
14 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
98 |
97 |
0 |
0 |
T4 |
9 |
8 |
0 |
0 |
T5 |
101 |
100 |
0 |
0 |
T6 |
469 |
468 |
0 |
0 |
T10 |
55 |
54 |
0 |
0 |
T11 |
13 |
12 |
0 |
0 |
T12 |
61 |
60 |
0 |
0 |
T13 |
88 |
87 |
0 |
0 |
T14 |
0 |
435 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1879 |
255 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |