Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
156679361 |
156676095 |
0 |
0 |
selKnown1 |
211859837 |
211856571 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156679361 |
156676095 |
0 |
0 |
T1 |
29877 |
29876 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
53 |
51 |
0 |
0 |
T4 |
89 |
87 |
0 |
0 |
T5 |
58 |
56 |
0 |
0 |
T6 |
9 |
23472 |
0 |
0 |
T7 |
0 |
315724 |
0 |
0 |
T8 |
0 |
26767 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
100 |
98 |
0 |
0 |
T13 |
13 |
11 |
0 |
0 |
T14 |
4 |
2 |
0 |
0 |
T15 |
63 |
61 |
0 |
0 |
T16 |
0 |
167470 |
0 |
0 |
T20 |
0 |
15 |
0 |
0 |
T23 |
0 |
811140 |
0 |
0 |
T27 |
85 |
84 |
0 |
0 |
T28 |
0 |
23422 |
0 |
0 |
T29 |
0 |
125807 |
0 |
0 |
T30 |
0 |
437459 |
0 |
0 |
T31 |
0 |
49421 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211859837 |
211856571 |
0 |
0 |
T1 |
15958 |
15956 |
0 |
0 |
T2 |
1236 |
1234 |
0 |
0 |
T3 |
18889 |
18887 |
0 |
0 |
T4 |
29106 |
29104 |
0 |
0 |
T5 |
27541 |
27539 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
1133 |
1131 |
0 |
0 |
T12 |
43801 |
43799 |
0 |
0 |
T13 |
11019 |
11017 |
0 |
0 |
T14 |
1360 |
1358 |
0 |
0 |
T15 |
16798 |
16796 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
156563365 |
156561732 |
0 |
0 |
selKnown1 |
211857976 |
211856343 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156563365 |
156561732 |
0 |
0 |
T1 |
29877 |
29876 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
23464 |
0 |
0 |
T7 |
0 |
315724 |
0 |
0 |
T8 |
0 |
26767 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
167470 |
0 |
0 |
T23 |
0 |
811140 |
0 |
0 |
T28 |
0 |
23422 |
0 |
0 |
T29 |
0 |
125807 |
0 |
0 |
T30 |
0 |
437459 |
0 |
0 |
T31 |
0 |
49421 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211857976 |
211856343 |
0 |
0 |
T1 |
15956 |
15955 |
0 |
0 |
T2 |
1235 |
1234 |
0 |
0 |
T3 |
18888 |
18887 |
0 |
0 |
T4 |
29105 |
29104 |
0 |
0 |
T5 |
27540 |
27539 |
0 |
0 |
T11 |
1132 |
1131 |
0 |
0 |
T12 |
43800 |
43799 |
0 |
0 |
T13 |
11018 |
11017 |
0 |
0 |
T14 |
1359 |
1358 |
0 |
0 |
T15 |
16797 |
16796 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
115996 |
114363 |
0 |
0 |
selKnown1 |
1861 |
228 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115996 |
114363 |
0 |
0 |
T3 |
52 |
51 |
0 |
0 |
T4 |
88 |
87 |
0 |
0 |
T5 |
57 |
56 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
99 |
98 |
0 |
0 |
T13 |
12 |
11 |
0 |
0 |
T14 |
3 |
2 |
0 |
0 |
T15 |
62 |
61 |
0 |
0 |
T20 |
0 |
15 |
0 |
0 |
T27 |
85 |
84 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1861 |
228 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |