Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
146592399 |
146589135 |
0 |
0 |
|
selKnown1 |
196253193 |
196249929 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
146592399 |
146589135 |
0 |
0 |
| T1 |
13 |
12 |
0 |
0 |
| T2 |
56 |
55 |
0 |
0 |
| T3 |
319279 |
319278 |
0 |
0 |
| T4 |
3669 |
3667 |
0 |
0 |
| T5 |
68964 |
68962 |
0 |
0 |
| T6 |
0 |
37795 |
0 |
0 |
| T9 |
2 |
0 |
0 |
0 |
| T10 |
80 |
78 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
55 |
53 |
0 |
0 |
| T14 |
806156 |
806574 |
0 |
0 |
| T15 |
0 |
36498 |
0 |
0 |
| T16 |
0 |
54 |
0 |
0 |
| T17 |
0 |
626479 |
0 |
0 |
| T18 |
0 |
497985 |
0 |
0 |
| T19 |
0 |
84362 |
0 |
0 |
| T20 |
0 |
23319 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
196253193 |
196249929 |
0 |
0 |
| T1 |
5940 |
5939 |
0 |
0 |
| T2 |
30085 |
30084 |
0 |
0 |
| T3 |
336112 |
336112 |
0 |
0 |
| T4 |
3600 |
3599 |
0 |
0 |
| T5 |
100721 |
100720 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
1980 |
1979 |
0 |
0 |
| T10 |
34833 |
34832 |
0 |
0 |
| T11 |
933 |
932 |
0 |
0 |
| T12 |
1704 |
1703 |
0 |
0 |
| T13 |
30839 |
30838 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
5 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
146481377 |
146479745 |
0 |
0 |
|
selKnown1 |
196251315 |
196249683 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
146481377 |
146479745 |
0 |
0 |
| T3 |
318226 |
318226 |
0 |
0 |
| T4 |
3668 |
3667 |
0 |
0 |
| T5 |
68948 |
68947 |
0 |
0 |
| T6 |
0 |
37795 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
806156 |
806155 |
0 |
0 |
| T15 |
0 |
36486 |
0 |
0 |
| T17 |
0 |
626100 |
0 |
0 |
| T18 |
0 |
497985 |
0 |
0 |
| T19 |
0 |
84362 |
0 |
0 |
| T20 |
0 |
23319 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
196251315 |
196249683 |
0 |
0 |
| T1 |
5940 |
5939 |
0 |
0 |
| T2 |
30085 |
30084 |
0 |
0 |
| T3 |
336112 |
336112 |
0 |
0 |
| T4 |
3600 |
3599 |
0 |
0 |
| T5 |
100721 |
100720 |
0 |
0 |
| T9 |
1980 |
1979 |
0 |
0 |
| T10 |
34833 |
34832 |
0 |
0 |
| T11 |
933 |
932 |
0 |
0 |
| T12 |
1704 |
1703 |
0 |
0 |
| T13 |
30839 |
30838 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
111022 |
109390 |
0 |
0 |
|
selKnown1 |
1878 |
246 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111022 |
109390 |
0 |
0 |
| T1 |
13 |
12 |
0 |
0 |
| T2 |
56 |
55 |
0 |
0 |
| T3 |
1053 |
1052 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
16 |
15 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
79 |
78 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
54 |
53 |
0 |
0 |
| T14 |
0 |
419 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T16 |
0 |
54 |
0 |
0 |
| T17 |
0 |
379 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1878 |
246 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
5 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |