Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
79738287 |
79736645 |
0 |
0 |
selKnown1 |
103440635 |
103438993 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79738287 |
79736645 |
0 |
0 |
T1 |
52759 |
52757 |
0 |
0 |
T2 |
89 |
87 |
0 |
0 |
T3 |
2 |
0 |
0 |
0 |
T4 |
462985 |
462983 |
0 |
0 |
T5 |
28398 |
28396 |
0 |
0 |
T6 |
0 |
11690 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
76 |
74 |
0 |
0 |
T12 |
84 |
82 |
0 |
0 |
T13 |
82 |
80 |
0 |
0 |
T14 |
40700 |
40698 |
0 |
0 |
T15 |
0 |
68 |
0 |
0 |
T16 |
0 |
179411 |
0 |
0 |
T17 |
0 |
201600 |
0 |
0 |
T18 |
0 |
276244 |
0 |
0 |
T19 |
0 |
241662 |
0 |
0 |
T20 |
0 |
5998 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103440635 |
103438993 |
0 |
0 |
T1 |
36818 |
36817 |
0 |
0 |
T2 |
72157 |
72156 |
0 |
0 |
T3 |
983 |
982 |
0 |
0 |
T4 |
104660 |
104660 |
0 |
0 |
T5 |
32846 |
32845 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
2114 |
2113 |
0 |
0 |
T11 |
44253 |
44252 |
0 |
0 |
T12 |
31436 |
31435 |
0 |
0 |
T13 |
44948 |
44947 |
0 |
0 |
T14 |
27922 |
27921 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
79676909 |
79676088 |
0 |
0 |
selKnown1 |
103439707 |
103438886 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79676909 |
79676088 |
0 |
0 |
T1 |
52746 |
52745 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
462679 |
462678 |
0 |
0 |
T5 |
28389 |
28388 |
0 |
0 |
T6 |
0 |
11690 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
40686 |
40685 |
0 |
0 |
T16 |
0 |
179346 |
0 |
0 |
T17 |
0 |
201600 |
0 |
0 |
T18 |
0 |
276244 |
0 |
0 |
T19 |
0 |
241662 |
0 |
0 |
T20 |
0 |
5998 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103439707 |
103438886 |
0 |
0 |
T1 |
36818 |
36817 |
0 |
0 |
T2 |
72157 |
72156 |
0 |
0 |
T3 |
983 |
982 |
0 |
0 |
T4 |
104660 |
104660 |
0 |
0 |
T5 |
32846 |
32845 |
0 |
0 |
T10 |
2114 |
2113 |
0 |
0 |
T11 |
44253 |
44252 |
0 |
0 |
T12 |
31436 |
31435 |
0 |
0 |
T13 |
44948 |
44947 |
0 |
0 |
T14 |
27922 |
27921 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
61378 |
60557 |
0 |
0 |
selKnown1 |
928 |
107 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61378 |
60557 |
0 |
0 |
T1 |
13 |
12 |
0 |
0 |
T2 |
88 |
87 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
306 |
305 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
75 |
74 |
0 |
0 |
T12 |
83 |
82 |
0 |
0 |
T13 |
81 |
80 |
0 |
0 |
T14 |
14 |
13 |
0 |
0 |
T15 |
0 |
68 |
0 |
0 |
T16 |
0 |
65 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
928 |
107 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |