Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
77013457 |
77011819 |
0 |
0 |
selKnown1 |
103036552 |
103034914 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77013457 |
77011819 |
0 |
0 |
T2 |
101 |
100 |
0 |
0 |
T3 |
242587 |
242585 |
0 |
0 |
T4 |
94 |
92 |
0 |
0 |
T5 |
68629 |
68627 |
0 |
0 |
T6 |
0 |
55153 |
0 |
0 |
T7 |
0 |
34270 |
0 |
0 |
T8 |
0 |
76073 |
0 |
0 |
T9 |
2 |
0 |
0 |
0 |
T10 |
79 |
77 |
0 |
0 |
T11 |
8 |
6 |
0 |
0 |
T12 |
100 |
98 |
0 |
0 |
T13 |
14 |
12 |
0 |
0 |
T14 |
87 |
85 |
0 |
0 |
T15 |
1 |
51 |
0 |
0 |
T16 |
0 |
160674 |
0 |
0 |
T22 |
0 |
75 |
0 |
0 |
T23 |
0 |
157115 |
0 |
0 |
T24 |
0 |
175712 |
0 |
0 |
T25 |
0 |
46631 |
0 |
0 |
T26 |
0 |
656287 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103036552 |
103034914 |
0 |
0 |
T1 |
757 |
756 |
0 |
0 |
T2 |
25402 |
25401 |
0 |
0 |
T3 |
337206 |
337205 |
0 |
0 |
T4 |
45527 |
45525 |
0 |
0 |
T5 |
78650 |
78648 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
1275 |
1273 |
0 |
0 |
T10 |
23564 |
23562 |
0 |
0 |
T11 |
3051 |
3049 |
0 |
0 |
T12 |
47400 |
47398 |
0 |
0 |
T13 |
6937 |
6935 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76956318 |
76955499 |
0 |
0 |
selKnown1 |
103035622 |
103034803 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76956318 |
76955499 |
0 |
0 |
T3 |
242496 |
242495 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
68628 |
68627 |
0 |
0 |
T6 |
0 |
55153 |
0 |
0 |
T7 |
0 |
34270 |
0 |
0 |
T8 |
0 |
76073 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
160674 |
0 |
0 |
T23 |
0 |
157115 |
0 |
0 |
T24 |
0 |
175712 |
0 |
0 |
T25 |
0 |
46631 |
0 |
0 |
T26 |
0 |
656287 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103035622 |
103034803 |
0 |
0 |
T1 |
757 |
756 |
0 |
0 |
T2 |
25402 |
25401 |
0 |
0 |
T3 |
337206 |
337205 |
0 |
0 |
T4 |
45526 |
45525 |
0 |
0 |
T5 |
78644 |
78643 |
0 |
0 |
T9 |
1274 |
1273 |
0 |
0 |
T10 |
23563 |
23562 |
0 |
0 |
T11 |
3050 |
3049 |
0 |
0 |
T12 |
47399 |
47398 |
0 |
0 |
T13 |
6936 |
6935 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57139 |
56320 |
0 |
0 |
selKnown1 |
930 |
111 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57139 |
56320 |
0 |
0 |
T2 |
101 |
100 |
0 |
0 |
T3 |
91 |
90 |
0 |
0 |
T4 |
93 |
92 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
78 |
77 |
0 |
0 |
T11 |
7 |
6 |
0 |
0 |
T12 |
99 |
98 |
0 |
0 |
T13 |
13 |
12 |
0 |
0 |
T14 |
86 |
85 |
0 |
0 |
T15 |
0 |
51 |
0 |
0 |
T22 |
0 |
75 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
930 |
111 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
6 |
5 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |