Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
154631515 |
154628249 |
0 |
0 |
|
selKnown1 |
216203353 |
216200087 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154631515 |
154628249 |
0 |
0 |
| T1 |
100 |
99 |
0 |
0 |
| T2 |
486532 |
486530 |
0 |
0 |
| T3 |
15 |
13 |
0 |
0 |
| T4 |
40963 |
40961 |
0 |
0 |
| T5 |
288735 |
288733 |
0 |
0 |
| T6 |
37301 |
37300 |
0 |
0 |
| T7 |
0 |
12058 |
0 |
0 |
| T8 |
0 |
41132 |
0 |
0 |
| T9 |
102 |
100 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
65 |
63 |
0 |
0 |
| T12 |
101 |
99 |
0 |
0 |
| T13 |
84 |
82 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
52 |
0 |
0 |
| T16 |
0 |
608345 |
0 |
0 |
| T17 |
0 |
19176 |
0 |
0 |
| T18 |
0 |
68348 |
0 |
0 |
| T19 |
0 |
128166 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
216203353 |
216200087 |
0 |
0 |
| T1 |
41164 |
41163 |
0 |
0 |
| T2 |
538465 |
538464 |
0 |
0 |
| T3 |
3550 |
3549 |
0 |
0 |
| T4 |
29968 |
29966 |
0 |
0 |
| T5 |
485861 |
485859 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
58346 |
58345 |
0 |
0 |
| T10 |
907 |
906 |
0 |
0 |
| T11 |
23244 |
23242 |
0 |
0 |
| T12 |
51333 |
51331 |
0 |
0 |
| T13 |
37976 |
37974 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
0 |
5 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
5 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
154517775 |
154516142 |
0 |
0 |
|
selKnown1 |
216201463 |
216199830 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154517775 |
154516142 |
0 |
0 |
| T2 |
486230 |
486229 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
40962 |
40961 |
0 |
0 |
| T5 |
287058 |
287057 |
0 |
0 |
| T6 |
37301 |
37300 |
0 |
0 |
| T7 |
0 |
12058 |
0 |
0 |
| T8 |
0 |
41132 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T16 |
0 |
608345 |
0 |
0 |
| T17 |
0 |
19176 |
0 |
0 |
| T18 |
0 |
68348 |
0 |
0 |
| T19 |
0 |
128166 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
216201463 |
216199830 |
0 |
0 |
| T1 |
41164 |
41163 |
0 |
0 |
| T2 |
538465 |
538464 |
0 |
0 |
| T3 |
3550 |
3549 |
0 |
0 |
| T4 |
29965 |
29964 |
0 |
0 |
| T5 |
485860 |
485859 |
0 |
0 |
| T9 |
58346 |
58345 |
0 |
0 |
| T10 |
907 |
906 |
0 |
0 |
| T11 |
23243 |
23242 |
0 |
0 |
| T12 |
51332 |
51331 |
0 |
0 |
| T13 |
37975 |
37974 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
113740 |
112107 |
0 |
0 |
|
selKnown1 |
1890 |
257 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
113740 |
112107 |
0 |
0 |
| T1 |
100 |
99 |
0 |
0 |
| T2 |
302 |
301 |
0 |
0 |
| T3 |
14 |
13 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1677 |
1676 |
0 |
0 |
| T9 |
101 |
100 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
64 |
63 |
0 |
0 |
| T12 |
100 |
99 |
0 |
0 |
| T13 |
83 |
82 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
52 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1890 |
257 |
0 |
0 |
| T4 |
3 |
2 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
0 |
5 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
5 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |