Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
160755943 |
160752663 |
0 |
0 |
selKnown1 |
214186336 |
214183056 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160755943 |
160752663 |
0 |
0 |
T1 |
51120 |
51118 |
0 |
0 |
T2 |
16 |
14 |
0 |
0 |
T3 |
57 |
55 |
0 |
0 |
T4 |
148067 |
148065 |
0 |
0 |
T5 |
113552 |
113551 |
0 |
0 |
T6 |
0 |
35262 |
0 |
0 |
T7 |
0 |
37656 |
0 |
0 |
T8 |
0 |
52044 |
0 |
0 |
T10 |
80 |
78 |
0 |
0 |
T11 |
77 |
75 |
0 |
0 |
T12 |
18 |
16 |
0 |
0 |
T13 |
3 |
1 |
0 |
0 |
T14 |
2 |
0 |
0 |
0 |
T18 |
0 |
284021 |
0 |
0 |
T19 |
0 |
70 |
0 |
0 |
T21 |
0 |
10115 |
0 |
0 |
T22 |
0 |
41732 |
0 |
0 |
T23 |
0 |
209149 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214186336 |
214183056 |
0 |
0 |
T1 |
91480 |
91479 |
0 |
0 |
T2 |
5044 |
5043 |
0 |
0 |
T3 |
18339 |
18338 |
0 |
0 |
T4 |
88195 |
88194 |
0 |
0 |
T5 |
150971 |
150971 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
4 |
3 |
0 |
0 |
T10 |
28131 |
28130 |
0 |
0 |
T11 |
24499 |
24498 |
0 |
0 |
T12 |
5935 |
5934 |
0 |
0 |
T13 |
1955 |
1954 |
0 |
0 |
T14 |
1096 |
1095 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
160638873 |
160637233 |
0 |
0 |
selKnown1 |
214184474 |
214182834 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160638873 |
160637233 |
0 |
0 |
T1 |
51013 |
51012 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
148010 |
148009 |
0 |
0 |
T5 |
112841 |
112841 |
0 |
0 |
T6 |
0 |
35262 |
0 |
0 |
T7 |
0 |
37656 |
0 |
0 |
T8 |
0 |
52044 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T18 |
0 |
284021 |
0 |
0 |
T21 |
0 |
10115 |
0 |
0 |
T22 |
0 |
41732 |
0 |
0 |
T23 |
0 |
209149 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214184474 |
214182834 |
0 |
0 |
T1 |
91480 |
91479 |
0 |
0 |
T2 |
5044 |
5043 |
0 |
0 |
T3 |
18339 |
18338 |
0 |
0 |
T4 |
88195 |
88194 |
0 |
0 |
T5 |
150971 |
150971 |
0 |
0 |
T10 |
28131 |
28130 |
0 |
0 |
T11 |
24499 |
24498 |
0 |
0 |
T12 |
5935 |
5934 |
0 |
0 |
T13 |
1955 |
1954 |
0 |
0 |
T14 |
1096 |
1095 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
117070 |
115430 |
0 |
0 |
selKnown1 |
1862 |
222 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117070 |
115430 |
0 |
0 |
T1 |
107 |
106 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
56 |
55 |
0 |
0 |
T4 |
57 |
56 |
0 |
0 |
T5 |
711 |
710 |
0 |
0 |
T10 |
79 |
78 |
0 |
0 |
T11 |
76 |
75 |
0 |
0 |
T12 |
17 |
16 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T19 |
0 |
70 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862 |
222 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
4 |
3 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |