Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
85181893 |
85180253 |
0 |
0 |
|
selKnown1 |
112954966 |
112953326 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85181893 |
85180253 |
0 |
0 |
| T1 |
635743 |
635741 |
0 |
0 |
| T2 |
56053 |
56051 |
0 |
0 |
| T3 |
71 |
69 |
0 |
0 |
| T4 |
22658 |
22656 |
0 |
0 |
| T5 |
64804 |
64802 |
0 |
0 |
| T8 |
53 |
51 |
0 |
0 |
| T9 |
13 |
11 |
0 |
0 |
| T10 |
55 |
53 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
0 |
8 |
0 |
0 |
| T14 |
0 |
13 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T16 |
0 |
83480 |
0 |
0 |
| T17 |
0 |
213358 |
0 |
0 |
| T18 |
0 |
146501 |
0 |
0 |
| T19 |
0 |
56989 |
0 |
0 |
| T20 |
0 |
198875 |
0 |
0 |
| T21 |
0 |
34747 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
112954966 |
112953326 |
0 |
0 |
| T1 |
648354 |
648353 |
0 |
0 |
| T2 |
50167 |
50166 |
0 |
0 |
| T3 |
21526 |
21525 |
0 |
0 |
| T4 |
35421 |
35420 |
0 |
0 |
| T5 |
41297 |
41295 |
0 |
0 |
| T6 |
0 |
6 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
22506 |
22505 |
0 |
0 |
| T9 |
5857 |
5856 |
0 |
0 |
| T10 |
24720 |
24719 |
0 |
0 |
| T11 |
1048 |
1046 |
0 |
0 |
| T12 |
1992 |
1990 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
85123717 |
85122897 |
0 |
0 |
|
selKnown1 |
112954019 |
112953199 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85123717 |
85122897 |
0 |
0 |
| T1 |
635606 |
635605 |
0 |
0 |
| T2 |
56034 |
56033 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
22650 |
22649 |
0 |
0 |
| T5 |
64803 |
64802 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T16 |
0 |
83480 |
0 |
0 |
| T17 |
0 |
213358 |
0 |
0 |
| T18 |
0 |
146501 |
0 |
0 |
| T19 |
0 |
56989 |
0 |
0 |
| T20 |
0 |
198875 |
0 |
0 |
| T21 |
0 |
34747 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
112954019 |
112953199 |
0 |
0 |
| T1 |
648354 |
648353 |
0 |
0 |
| T2 |
50167 |
50166 |
0 |
0 |
| T3 |
21526 |
21525 |
0 |
0 |
| T4 |
35421 |
35420 |
0 |
0 |
| T5 |
41294 |
41293 |
0 |
0 |
| T8 |
22506 |
22505 |
0 |
0 |
| T9 |
5857 |
5856 |
0 |
0 |
| T10 |
24720 |
24719 |
0 |
0 |
| T11 |
1047 |
1046 |
0 |
0 |
| T12 |
1991 |
1990 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
58176 |
57356 |
0 |
0 |
|
selKnown1 |
947 |
127 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
58176 |
57356 |
0 |
0 |
| T1 |
137 |
136 |
0 |
0 |
| T2 |
19 |
18 |
0 |
0 |
| T3 |
70 |
69 |
0 |
0 |
| T4 |
8 |
7 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T8 |
52 |
51 |
0 |
0 |
| T9 |
12 |
11 |
0 |
0 |
| T10 |
54 |
53 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
0 |
8 |
0 |
0 |
| T14 |
0 |
13 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
947 |
127 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T6 |
0 |
6 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |