Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
160157615 |
160154345 |
0 |
0 |
|
selKnown1 |
199256804 |
199253534 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
160157615 |
160154345 |
0 |
0 |
| T1 |
234354 |
234352 |
0 |
0 |
| T2 |
43223 |
43221 |
0 |
0 |
| T3 |
52 |
50 |
0 |
0 |
| T4 |
43856 |
43854 |
0 |
0 |
| T5 |
0 |
11679 |
0 |
0 |
| T10 |
20 |
18 |
0 |
0 |
| T11 |
19 |
17 |
0 |
0 |
| T12 |
17 |
15 |
0 |
0 |
| T13 |
6 |
4 |
0 |
0 |
| T14 |
31507 |
31505 |
0 |
0 |
| T15 |
2 |
0 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T17 |
0 |
18 |
0 |
0 |
| T18 |
0 |
12646 |
0 |
0 |
| T19 |
0 |
182172 |
0 |
0 |
| T20 |
0 |
710849 |
0 |
0 |
| T21 |
0 |
254207 |
0 |
0 |
| T22 |
0 |
262492 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
199256804 |
199253534 |
0 |
0 |
| T1 |
293462 |
293461 |
0 |
0 |
| T2 |
38623 |
38622 |
0 |
0 |
| T3 |
19415 |
19414 |
0 |
0 |
| T4 |
61456 |
61455 |
0 |
0 |
| T7 |
3 |
2 |
0 |
0 |
| T8 |
3 |
2 |
0 |
0 |
| T9 |
3 |
2 |
0 |
0 |
| T10 |
6471 |
6470 |
0 |
0 |
| T11 |
5760 |
5759 |
0 |
0 |
| T12 |
9056 |
9055 |
0 |
0 |
| T13 |
2165 |
2164 |
0 |
0 |
| T14 |
27114 |
27113 |
0 |
0 |
| T15 |
1658 |
1657 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
5 |
0 |
0 |
| T29 |
0 |
6 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
160044342 |
160042707 |
0 |
0 |
|
selKnown1 |
199254926 |
199253291 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
160044342 |
160042707 |
0 |
0 |
| T1 |
234255 |
234254 |
0 |
0 |
| T2 |
43211 |
43210 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
43855 |
43854 |
0 |
0 |
| T5 |
0 |
11679 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
31493 |
31492 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
0 |
12646 |
0 |
0 |
| T19 |
0 |
182172 |
0 |
0 |
| T20 |
0 |
710849 |
0 |
0 |
| T21 |
0 |
254207 |
0 |
0 |
| T22 |
0 |
262492 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
199254926 |
199253291 |
0 |
0 |
| T1 |
293462 |
293461 |
0 |
0 |
| T2 |
38623 |
38622 |
0 |
0 |
| T3 |
19415 |
19414 |
0 |
0 |
| T4 |
61456 |
61455 |
0 |
0 |
| T10 |
6471 |
6470 |
0 |
0 |
| T11 |
5760 |
5759 |
0 |
0 |
| T12 |
9056 |
9055 |
0 |
0 |
| T13 |
2165 |
2164 |
0 |
0 |
| T14 |
27114 |
27113 |
0 |
0 |
| T15 |
1658 |
1657 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
113273 |
111638 |
0 |
0 |
|
selKnown1 |
1878 |
243 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
113273 |
111638 |
0 |
0 |
| T1 |
99 |
98 |
0 |
0 |
| T2 |
12 |
11 |
0 |
0 |
| T3 |
51 |
50 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T10 |
19 |
18 |
0 |
0 |
| T11 |
18 |
17 |
0 |
0 |
| T12 |
16 |
15 |
0 |
0 |
| T13 |
5 |
4 |
0 |
0 |
| T14 |
14 |
13 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T17 |
0 |
18 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1878 |
243 |
0 |
0 |
| T7 |
3 |
2 |
0 |
0 |
| T8 |
3 |
2 |
0 |
0 |
| T9 |
3 |
2 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
5 |
0 |
0 |
| T29 |
0 |
6 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |