Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
123378280 |
123375040 |
0 |
0 |
selKnown1 |
179018358 |
179015118 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123378280 |
123375040 |
0 |
0 |
T1 |
212253 |
212251 |
0 |
0 |
T2 |
180633 |
180631 |
0 |
0 |
T3 |
84 |
82 |
0 |
0 |
T4 |
280085 |
280083 |
0 |
0 |
T5 |
0 |
40858 |
0 |
0 |
T9 |
75 |
73 |
0 |
0 |
T10 |
21 |
19 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
7 |
5 |
0 |
0 |
T13 |
68 |
66 |
0 |
0 |
T14 |
104524 |
104523 |
0 |
0 |
T15 |
0 |
91 |
0 |
0 |
T16 |
0 |
181892 |
0 |
0 |
T17 |
0 |
10055 |
0 |
0 |
T18 |
0 |
53550 |
0 |
0 |
T19 |
0 |
206166 |
0 |
0 |
T20 |
0 |
736003 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179018358 |
179015118 |
0 |
0 |
T1 |
142728 |
142727 |
0 |
0 |
T2 |
199963 |
199962 |
0 |
0 |
T3 |
25040 |
25039 |
0 |
0 |
T4 |
185461 |
185460 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
23336 |
23335 |
0 |
0 |
T10 |
8109 |
8108 |
0 |
0 |
T11 |
677 |
676 |
0 |
0 |
T12 |
23316 |
23315 |
0 |
0 |
T13 |
21799 |
21798 |
0 |
0 |
T14 |
235803 |
235803 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
123274945 |
123273325 |
0 |
0 |
selKnown1 |
179016510 |
179014890 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123274945 |
123273325 |
0 |
0 |
T1 |
212179 |
212178 |
0 |
0 |
T2 |
180415 |
180414 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
279985 |
279984 |
0 |
0 |
T5 |
0 |
40858 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
104096 |
104096 |
0 |
0 |
T16 |
0 |
181892 |
0 |
0 |
T17 |
0 |
10055 |
0 |
0 |
T18 |
0 |
53550 |
0 |
0 |
T19 |
0 |
206166 |
0 |
0 |
T20 |
0 |
736003 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179016510 |
179014890 |
0 |
0 |
T1 |
142728 |
142727 |
0 |
0 |
T2 |
199963 |
199962 |
0 |
0 |
T3 |
25040 |
25039 |
0 |
0 |
T4 |
185461 |
185460 |
0 |
0 |
T9 |
23336 |
23335 |
0 |
0 |
T10 |
8109 |
8108 |
0 |
0 |
T11 |
677 |
676 |
0 |
0 |
T12 |
23316 |
23315 |
0 |
0 |
T13 |
21799 |
21798 |
0 |
0 |
T14 |
235803 |
235803 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
103335 |
101715 |
0 |
0 |
selKnown1 |
1848 |
228 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103335 |
101715 |
0 |
0 |
T1 |
74 |
73 |
0 |
0 |
T2 |
218 |
217 |
0 |
0 |
T3 |
83 |
82 |
0 |
0 |
T4 |
100 |
99 |
0 |
0 |
T9 |
74 |
73 |
0 |
0 |
T10 |
20 |
19 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
6 |
5 |
0 |
0 |
T13 |
67 |
66 |
0 |
0 |
T14 |
428 |
427 |
0 |
0 |
T15 |
0 |
91 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1848 |
228 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |