Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
175064729 |
175061455 |
0 |
0 |
selKnown1 |
224233984 |
224230710 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175064729 |
175061455 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
18513 |
18511 |
0 |
0 |
T3 |
75 |
73 |
0 |
0 |
T4 |
378632 |
378630 |
0 |
0 |
T5 |
0 |
230536 |
0 |
0 |
T6 |
0 |
59420 |
0 |
0 |
T9 |
75 |
73 |
0 |
0 |
T10 |
95 |
93 |
0 |
0 |
T11 |
98 |
96 |
0 |
0 |
T12 |
6 |
4 |
0 |
0 |
T13 |
92 |
90 |
0 |
0 |
T14 |
4 |
2 |
0 |
0 |
T15 |
0 |
34497 |
0 |
0 |
T16 |
0 |
142380 |
0 |
0 |
T17 |
0 |
191309 |
0 |
0 |
T18 |
0 |
141607 |
0 |
0 |
T19 |
0 |
47208 |
0 |
0 |
T20 |
0 |
204978 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
224233984 |
224230710 |
0 |
0 |
T1 |
19066 |
19065 |
0 |
0 |
T2 |
11609 |
11608 |
0 |
0 |
T3 |
23442 |
23441 |
0 |
0 |
T4 |
316680 |
316679 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
24884 |
24883 |
0 |
0 |
T10 |
37876 |
37875 |
0 |
0 |
T11 |
30731 |
30730 |
0 |
0 |
T12 |
2283 |
2282 |
0 |
0 |
T13 |
39159 |
39158 |
0 |
0 |
T14 |
2035 |
2034 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
174944122 |
174942485 |
0 |
0 |
selKnown1 |
224232107 |
224230470 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174944122 |
174942485 |
0 |
0 |
T2 |
18508 |
18507 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
378326 |
378325 |
0 |
0 |
T5 |
0 |
230536 |
0 |
0 |
T6 |
0 |
59420 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
34497 |
0 |
0 |
T16 |
0 |
142380 |
0 |
0 |
T17 |
0 |
191309 |
0 |
0 |
T18 |
0 |
141607 |
0 |
0 |
T19 |
0 |
47208 |
0 |
0 |
T20 |
0 |
204978 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
224232107 |
224230470 |
0 |
0 |
T1 |
19066 |
19065 |
0 |
0 |
T2 |
11609 |
11608 |
0 |
0 |
T3 |
23442 |
23441 |
0 |
0 |
T4 |
316680 |
316679 |
0 |
0 |
T9 |
24884 |
24883 |
0 |
0 |
T10 |
37876 |
37875 |
0 |
0 |
T11 |
30731 |
30730 |
0 |
0 |
T12 |
2283 |
2282 |
0 |
0 |
T13 |
39159 |
39158 |
0 |
0 |
T14 |
2035 |
2034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
120607 |
118970 |
0 |
0 |
selKnown1 |
1877 |
240 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120607 |
118970 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
5 |
4 |
0 |
0 |
T3 |
74 |
73 |
0 |
0 |
T4 |
306 |
305 |
0 |
0 |
T9 |
74 |
73 |
0 |
0 |
T10 |
94 |
93 |
0 |
0 |
T11 |
97 |
96 |
0 |
0 |
T12 |
5 |
4 |
0 |
0 |
T13 |
91 |
90 |
0 |
0 |
T14 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1877 |
240 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |