Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T6,T7 Yes T1,T6,T7 INPUT
clk1_i Yes Yes T1,T6,T7 Yes T1,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T6,T7 Yes T1,T6,T7 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 74978352 74976712 0 0
selKnown1 105725687 105724047 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 74978352 74976712 0 0
T1 142900 142898 0 0
T2 2 0 0 0
T3 2 0 0 0
T4 15 13 0 0
T5 15 13 0 0
T6 72326 72324 0 0
T7 0 994971 0 0
T8 0 21697 0 0
T9 0 72650 0 0
T10 2 0 0 0
T11 2 0 0 0
T12 85 83 0 0
T13 2 0 0 0
T14 0 279259 0 0
T17 0 55 0 0
T18 0 10 0 0
T19 0 19 0 0
T23 0 15 0 0
T24 0 19 0 0
T25 0 17922 0 0
T26 0 52193 0 0
T27 0 51714 0 0
T28 0 158137 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 105725687 105724047 0 0
T1 275070 275069 0 0
T2 984 983 0 0
T3 1421 1420 0 0
T4 6435 6434 0 0
T5 5365 5364 0 0
T6 51967 51965 0 0
T7 1 0 0 0
T8 0 2 0 0
T9 0 2 0 0
T10 929 928 0 0
T11 2377 2376 0 0
T12 24776 24774 0 0
T13 1418 1416 0 0
T17 1 0 0 0
T18 1 0 0 0
T19 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T26 0 4 0 0
T29 0 3 0 0
T30 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T33 0 4 0 0
T34 0 3 0 0
T35 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T6,T7 Yes T1,T6,T7 INPUT
clk1_i Yes Yes T1,T6,T7 Yes T1,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T6,T7 Yes T1,T6,T7 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T6,T7 Yes T1,T6,T7 INPUT
clk1_i Yes Yes T6,T8,T9 Yes T6,T8,T9 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T6,T7 Yes T1,T6,T7 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T6,T7
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T6,T7
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 74922152 74921332 0 0
selKnown1 105724736 105723916 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 74922152 74921332 0 0
T1 142847 142846 0 0
T2 1 0 0 0
T3 1 0 0 0
T4 1 0 0 0
T5 1 0 0 0
T6 72325 72324 0 0
T7 0 994478 0 0
T8 0 21697 0 0
T9 0 72650 0 0
T10 1 0 0 0
T11 1 0 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 0 279259 0 0
T25 0 17922 0 0
T26 0 52193 0 0
T27 0 51714 0 0
T28 0 158137 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 105724736 105723916 0 0
T1 275070 275069 0 0
T2 984 983 0 0
T3 1421 1420 0 0
T4 6435 6434 0 0
T5 5365 5364 0 0
T6 51960 51959 0 0
T10 929 928 0 0
T11 2377 2376 0 0
T12 24775 24774 0 0
T13 1417 1416 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 56200 55380 0 0
selKnown1 951 131 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 56200 55380 0 0
T1 53 52 0 0
T2 1 0 0 0
T3 1 0 0 0
T4 14 13 0 0
T5 14 13 0 0
T6 1 0 0 0
T7 0 493 0 0
T10 1 0 0 0
T11 1 0 0 0
T12 84 83 0 0
T13 1 0 0 0
T17 0 55 0 0
T18 0 10 0 0
T19 0 19 0 0
T23 0 15 0 0
T24 0 19 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 951 131 0 0
T6 7 6 0 0
T7 1 0 0 0
T8 0 2 0 0
T9 0 2 0 0
T12 1 0 0 0
T13 1 0 0 0
T17 1 0 0 0
T18 1 0 0 0
T19 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T26 0 4 0 0
T29 0 3 0 0
T30 0 2 0 0
T31 0 3 0 0
T32 0 2 0 0
T33 0 4 0 0
T34 0 3 0 0
T35 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%