Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
71989339 |
71987705 |
0 |
0 |
selKnown1 |
104364356 |
104362722 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71989339 |
71987705 |
0 |
0 |
T1 |
85 |
84 |
0 |
0 |
T2 |
51 |
50 |
0 |
0 |
T3 |
102243 |
102241 |
0 |
0 |
T4 |
0 |
27526 |
0 |
0 |
T5 |
0 |
44291 |
0 |
0 |
T6 |
0 |
68490 |
0 |
0 |
T8 |
2 |
0 |
0 |
0 |
T9 |
65 |
63 |
0 |
0 |
T10 |
56 |
54 |
0 |
0 |
T11 |
95 |
93 |
0 |
0 |
T12 |
85 |
83 |
0 |
0 |
T13 |
182 |
180 |
0 |
0 |
T14 |
62 |
60 |
0 |
0 |
T15 |
0 |
580352 |
0 |
0 |
T16 |
0 |
749271 |
0 |
0 |
T21 |
1 |
7 |
0 |
0 |
T22 |
0 |
643383 |
0 |
0 |
T23 |
0 |
58341 |
0 |
0 |
T24 |
0 |
122475 |
0 |
0 |
T25 |
0 |
129681 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104364356 |
104362722 |
0 |
0 |
T1 |
30821 |
30820 |
0 |
0 |
T2 |
47270 |
47269 |
0 |
0 |
T3 |
182213 |
182212 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
2363 |
2362 |
0 |
0 |
T9 |
29449 |
29448 |
0 |
0 |
T10 |
16392 |
16391 |
0 |
0 |
T11 |
24923 |
24922 |
0 |
0 |
T12 |
35780 |
35779 |
0 |
0 |
T13 |
55572 |
55571 |
0 |
0 |
T14 |
17527 |
17526 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
71930994 |
71930177 |
0 |
0 |
selKnown1 |
104363424 |
104362607 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71930994 |
71930177 |
0 |
0 |
T3 |
101930 |
101929 |
0 |
0 |
T4 |
0 |
27526 |
0 |
0 |
T5 |
0 |
44291 |
0 |
0 |
T6 |
0 |
68490 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
580352 |
0 |
0 |
T16 |
0 |
749271 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
0 |
643383 |
0 |
0 |
T23 |
0 |
58341 |
0 |
0 |
T24 |
0 |
122475 |
0 |
0 |
T25 |
0 |
129681 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104363424 |
104362607 |
0 |
0 |
T1 |
30821 |
30820 |
0 |
0 |
T2 |
47270 |
47269 |
0 |
0 |
T3 |
182213 |
182212 |
0 |
0 |
T8 |
2363 |
2362 |
0 |
0 |
T9 |
29449 |
29448 |
0 |
0 |
T10 |
16392 |
16391 |
0 |
0 |
T11 |
24923 |
24922 |
0 |
0 |
T12 |
35780 |
35779 |
0 |
0 |
T13 |
55572 |
55571 |
0 |
0 |
T14 |
17527 |
17526 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
58345 |
57528 |
0 |
0 |
selKnown1 |
932 |
115 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58345 |
57528 |
0 |
0 |
T1 |
85 |
84 |
0 |
0 |
T2 |
51 |
50 |
0 |
0 |
T3 |
313 |
312 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
64 |
63 |
0 |
0 |
T10 |
55 |
54 |
0 |
0 |
T11 |
94 |
93 |
0 |
0 |
T12 |
84 |
83 |
0 |
0 |
T13 |
181 |
180 |
0 |
0 |
T14 |
61 |
60 |
0 |
0 |
T21 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
115 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |