Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : dmi_jtag
SCORELINECONDTOGGLEFSMBRANCHASSERT
74.78 74.78

Source File(s) :
/workspace/default/sim-vcs/../src/pulp-platform_riscv-dbg_0.1_0/pulp_riscv_dbg/src/dmi_jtag.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_dmi_jtag 74.78 74.78



Module Instance : tb.dut.u_dmi_jtag

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
74.78 74.78


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
79.44 79.44


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.95 100.00 82.35 99.89 100.00 87.50 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
i_dmi_cdc 80.31 80.31
i_dmi_jtag_tap 80.65 80.65


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : dmi_jtag
TotalCoveredPercent
Totals 20 17 85.00
Total Bits 230 172 74.78
Total Bits 0->1 115 86 74.78
Total Bits 1->0 115 86 74.78

Ports 20 17 85.00
Port Bits 230 172 74.78
Port Bits 0->1 115 86 74.78
Port Bits 1->0 115 86 74.78

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
testmode_i No No No INPUT
test_rst_ni Yes Yes T7,T8,T9 Yes T7,T8,T10 INPUT
dmi_rst_no Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
dmi_req_o.data[31:0] Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
dmi_req_o.op[1:0] Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
dmi_req_o.addr[5:0] Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
dmi_req_o.addr[31:6] No No No OUTPUT
dmi_req_valid_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
dmi_req_ready_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
dmi_resp_i.resp[1:0] No No No INPUT
dmi_resp_i.data[31:0] Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
dmi_resp_ready_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
dmi_resp_valid_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
tck_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
tms_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
trst_ni Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
td_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
td_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT
tdo_oe_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%