Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
87424478 |
87422842 |
0 |
0 |
|
selKnown1 |
108803514 |
108801878 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
87424478 |
87422842 |
0 |
0 |
| T2 |
601144 |
601142 |
0 |
0 |
| T3 |
67 |
65 |
0 |
0 |
| T4 |
96 |
94 |
0 |
0 |
| T5 |
361571 |
361569 |
0 |
0 |
| T6 |
25973 |
25971 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
774335 |
774333 |
0 |
0 |
| T13 |
6 |
4 |
0 |
0 |
| T14 |
21 |
19 |
0 |
0 |
| T15 |
0 |
198736 |
0 |
0 |
| T16 |
90 |
88 |
0 |
0 |
| T17 |
0 |
80 |
0 |
0 |
| T18 |
0 |
188300 |
0 |
0 |
| T19 |
0 |
793782 |
0 |
0 |
| T20 |
0 |
181515 |
0 |
0 |
| T21 |
0 |
186703 |
0 |
0 |
| T22 |
0 |
58595 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108803514 |
108801878 |
0 |
0 |
| T1 |
1204 |
1203 |
0 |
0 |
| T2 |
804804 |
804803 |
0 |
0 |
| T3 |
21258 |
21257 |
0 |
0 |
| T4 |
29876 |
29875 |
0 |
0 |
| T5 |
302680 |
302680 |
0 |
0 |
| T6 |
34775 |
34774 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
902 |
901 |
0 |
0 |
| T12 |
623356 |
623355 |
0 |
0 |
| T13 |
1782 |
1781 |
0 |
0 |
| T14 |
7931 |
7930 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
5 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
87366832 |
87366014 |
0 |
0 |
|
selKnown1 |
108802592 |
108801774 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
87366832 |
87366014 |
0 |
0 |
| T2 |
600931 |
600930 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
360378 |
360377 |
0 |
0 |
| T6 |
25964 |
25963 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
774258 |
774257 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
198736 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T18 |
0 |
188300 |
0 |
0 |
| T19 |
0 |
793782 |
0 |
0 |
| T20 |
0 |
181515 |
0 |
0 |
| T21 |
0 |
186703 |
0 |
0 |
| T22 |
0 |
58595 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108802592 |
108801774 |
0 |
0 |
| T1 |
1204 |
1203 |
0 |
0 |
| T2 |
804804 |
804803 |
0 |
0 |
| T3 |
21258 |
21257 |
0 |
0 |
| T4 |
29876 |
29875 |
0 |
0 |
| T5 |
302680 |
302680 |
0 |
0 |
| T6 |
34775 |
34774 |
0 |
0 |
| T11 |
902 |
901 |
0 |
0 |
| T12 |
623356 |
623355 |
0 |
0 |
| T13 |
1782 |
1781 |
0 |
0 |
| T14 |
7931 |
7930 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
57646 |
56828 |
0 |
0 |
|
selKnown1 |
922 |
104 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57646 |
56828 |
0 |
0 |
| T2 |
213 |
212 |
0 |
0 |
| T3 |
66 |
65 |
0 |
0 |
| T4 |
95 |
94 |
0 |
0 |
| T5 |
1193 |
1192 |
0 |
0 |
| T6 |
9 |
8 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
77 |
76 |
0 |
0 |
| T13 |
5 |
4 |
0 |
0 |
| T14 |
20 |
19 |
0 |
0 |
| T16 |
89 |
88 |
0 |
0 |
| T17 |
0 |
80 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
922 |
104 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
5 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |