Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
70273752 |
70272122 |
0 |
0 |
selKnown1 |
90331342 |
90329712 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70273752 |
70272122 |
0 |
0 |
T2 |
93 |
92 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
56 |
55 |
0 |
0 |
T5 |
53 |
51 |
0 |
0 |
T6 |
14999 |
14997 |
0 |
0 |
T7 |
0 |
110699 |
0 |
0 |
T8 |
0 |
193303 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
66 |
64 |
0 |
0 |
T15 |
58 |
56 |
0 |
0 |
T16 |
89 |
87 |
0 |
0 |
T19 |
1 |
98 |
0 |
0 |
T20 |
85 |
83 |
0 |
0 |
T21 |
1 |
2 |
0 |
0 |
T22 |
1 |
83 |
0 |
0 |
T23 |
0 |
162691 |
0 |
0 |
T24 |
0 |
38111 |
0 |
0 |
T25 |
0 |
174796 |
0 |
0 |
T26 |
0 |
346413 |
0 |
0 |
T27 |
0 |
531028 |
0 |
0 |
T28 |
0 |
222261 |
0 |
0 |
T29 |
0 |
75466 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90331342 |
90329712 |
0 |
0 |
T1 |
2155 |
2154 |
0 |
0 |
T2 |
40377 |
40376 |
0 |
0 |
T3 |
910 |
909 |
0 |
0 |
T4 |
19781 |
19780 |
0 |
0 |
T5 |
20363 |
20362 |
0 |
0 |
T6 |
10456 |
10455 |
0 |
0 |
T10 |
5 |
4 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
971 |
970 |
0 |
0 |
T14 |
28905 |
28904 |
0 |
0 |
T15 |
22992 |
22991 |
0 |
0 |
T16 |
32155 |
32154 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
70219939 |
70219124 |
0 |
0 |
selKnown1 |
90330416 |
90329601 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70219939 |
70219124 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
14998 |
14997 |
0 |
0 |
T7 |
0 |
110699 |
0 |
0 |
T8 |
0 |
193303 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
0 |
162691 |
0 |
0 |
T24 |
0 |
38111 |
0 |
0 |
T25 |
0 |
174796 |
0 |
0 |
T26 |
0 |
346413 |
0 |
0 |
T27 |
0 |
531028 |
0 |
0 |
T28 |
0 |
222261 |
0 |
0 |
T29 |
0 |
75466 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90330416 |
90329601 |
0 |
0 |
T1 |
2155 |
2154 |
0 |
0 |
T2 |
40377 |
40376 |
0 |
0 |
T3 |
910 |
909 |
0 |
0 |
T4 |
19781 |
19780 |
0 |
0 |
T5 |
20363 |
20362 |
0 |
0 |
T6 |
10456 |
10455 |
0 |
0 |
T13 |
971 |
970 |
0 |
0 |
T14 |
28905 |
28904 |
0 |
0 |
T15 |
22992 |
22991 |
0 |
0 |
T16 |
32155 |
32154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53813 |
52998 |
0 |
0 |
selKnown1 |
926 |
111 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53813 |
52998 |
0 |
0 |
T2 |
93 |
92 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
56 |
55 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
65 |
64 |
0 |
0 |
T15 |
57 |
56 |
0 |
0 |
T16 |
88 |
87 |
0 |
0 |
T19 |
0 |
98 |
0 |
0 |
T20 |
84 |
83 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
83 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
926 |
111 |
0 |
0 |
T10 |
5 |
4 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |