Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
71251217 |
71249583 |
0 |
0 |
|
selKnown1 |
92379359 |
92377725 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
71251217 |
71249583 |
0 |
0 |
| T1 |
21681 |
21679 |
0 |
0 |
| T2 |
5 |
3 |
0 |
0 |
| T3 |
102941 |
102940 |
0 |
0 |
| T4 |
44104 |
44102 |
0 |
0 |
| T5 |
0 |
44769 |
0 |
0 |
| T8 |
2 |
0 |
0 |
0 |
| T9 |
2 |
0 |
0 |
0 |
| T10 |
12 |
10 |
0 |
0 |
| T11 |
68 |
66 |
0 |
0 |
| T12 |
82 |
80 |
0 |
0 |
| T13 |
20 |
18 |
0 |
0 |
| T14 |
0 |
86 |
0 |
0 |
| T15 |
0 |
973389 |
0 |
0 |
| T18 |
0 |
133640 |
0 |
0 |
| T19 |
0 |
507506 |
0 |
0 |
| T20 |
0 |
53043 |
0 |
0 |
| T21 |
0 |
435656 |
0 |
0 |
| T22 |
0 |
140553 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92379359 |
92377725 |
0 |
0 |
| T1 |
15730 |
15729 |
0 |
0 |
| T2 |
1973 |
1972 |
0 |
0 |
| T3 |
189161 |
189160 |
0 |
0 |
| T4 |
24266 |
24265 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
1217 |
1216 |
0 |
0 |
| T9 |
1253 |
1252 |
0 |
0 |
| T10 |
6045 |
6044 |
0 |
0 |
| T11 |
28587 |
28586 |
0 |
0 |
| T12 |
27166 |
27165 |
0 |
0 |
| T13 |
7099 |
7098 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
71197214 |
71196397 |
0 |
0 |
|
selKnown1 |
92378425 |
92377608 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
71197214 |
71196397 |
0 |
0 |
| T1 |
21673 |
21672 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
102328 |
102328 |
0 |
0 |
| T4 |
44085 |
44084 |
0 |
0 |
| T5 |
0 |
44769 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
0 |
972455 |
0 |
0 |
| T18 |
0 |
133640 |
0 |
0 |
| T19 |
0 |
507506 |
0 |
0 |
| T20 |
0 |
53043 |
0 |
0 |
| T21 |
0 |
435656 |
0 |
0 |
| T22 |
0 |
140553 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92378425 |
92377608 |
0 |
0 |
| T1 |
15730 |
15729 |
0 |
0 |
| T2 |
1973 |
1972 |
0 |
0 |
| T3 |
189161 |
189160 |
0 |
0 |
| T4 |
24266 |
24265 |
0 |
0 |
| T8 |
1217 |
1216 |
0 |
0 |
| T9 |
1253 |
1252 |
0 |
0 |
| T10 |
6045 |
6044 |
0 |
0 |
| T11 |
28587 |
28586 |
0 |
0 |
| T12 |
27166 |
27165 |
0 |
0 |
| T13 |
7099 |
7098 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
54003 |
53186 |
0 |
0 |
|
selKnown1 |
934 |
117 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54003 |
53186 |
0 |
0 |
| T1 |
8 |
7 |
0 |
0 |
| T2 |
4 |
3 |
0 |
0 |
| T3 |
613 |
612 |
0 |
0 |
| T4 |
19 |
18 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
11 |
10 |
0 |
0 |
| T11 |
67 |
66 |
0 |
0 |
| T12 |
81 |
80 |
0 |
0 |
| T13 |
19 |
18 |
0 |
0 |
| T14 |
0 |
86 |
0 |
0 |
| T15 |
0 |
934 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
934 |
117 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |