Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
72331797 |
72330167 |
0 |
0 |
|
selKnown1 |
103782177 |
103780547 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
72331797 |
72330167 |
0 |
0 |
| T1 |
12 |
11 |
0 |
0 |
| T2 |
957514 |
957512 |
0 |
0 |
| T3 |
2 |
0 |
0 |
0 |
| T4 |
67910 |
67908 |
0 |
0 |
| T5 |
734244 |
734242 |
0 |
0 |
| T6 |
0 |
40536 |
0 |
0 |
| T7 |
0 |
18701 |
0 |
0 |
| T8 |
0 |
42099 |
0 |
0 |
| T10 |
59 |
57 |
0 |
0 |
| T11 |
57 |
55 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
70 |
68 |
0 |
0 |
| T14 |
75 |
73 |
0 |
0 |
| T18 |
0 |
72922 |
0 |
0 |
| T20 |
0 |
69 |
0 |
0 |
| T21 |
186087 |
186161 |
0 |
0 |
| T22 |
0 |
36795 |
0 |
0 |
| T23 |
0 |
19067 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
103782177 |
103780547 |
0 |
0 |
| T1 |
5640 |
5639 |
0 |
0 |
| T2 |
171381 |
171381 |
0 |
0 |
| T3 |
1909 |
1908 |
0 |
0 |
| T4 |
73127 |
73126 |
0 |
0 |
| T5 |
865287 |
865286 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
3 |
2 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T10 |
27497 |
27496 |
0 |
0 |
| T11 |
16977 |
16976 |
0 |
0 |
| T12 |
733 |
732 |
0 |
0 |
| T13 |
20393 |
20392 |
0 |
0 |
| T14 |
26556 |
26555 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
72275326 |
72274511 |
0 |
0 |
|
selKnown1 |
103781245 |
103780430 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
72275326 |
72274511 |
0 |
0 |
| T2 |
957125 |
957124 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
67894 |
67893 |
0 |
0 |
| T5 |
733577 |
733576 |
0 |
0 |
| T6 |
0 |
40536 |
0 |
0 |
| T7 |
0 |
18701 |
0 |
0 |
| T8 |
0 |
42099 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T18 |
0 |
72922 |
0 |
0 |
| T21 |
186087 |
186086 |
0 |
0 |
| T22 |
0 |
36795 |
0 |
0 |
| T23 |
0 |
19067 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
103781245 |
103780430 |
0 |
0 |
| T1 |
5640 |
5639 |
0 |
0 |
| T2 |
171381 |
171381 |
0 |
0 |
| T3 |
1909 |
1908 |
0 |
0 |
| T4 |
73127 |
73126 |
0 |
0 |
| T5 |
865287 |
865286 |
0 |
0 |
| T10 |
27497 |
27496 |
0 |
0 |
| T11 |
16977 |
16976 |
0 |
0 |
| T12 |
733 |
732 |
0 |
0 |
| T13 |
20393 |
20392 |
0 |
0 |
| T14 |
26556 |
26555 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
56471 |
55656 |
0 |
0 |
|
selKnown1 |
932 |
117 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
56471 |
55656 |
0 |
0 |
| T1 |
12 |
11 |
0 |
0 |
| T2 |
389 |
388 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
16 |
15 |
0 |
0 |
| T5 |
667 |
666 |
0 |
0 |
| T10 |
58 |
57 |
0 |
0 |
| T11 |
56 |
55 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
69 |
68 |
0 |
0 |
| T14 |
74 |
73 |
0 |
0 |
| T20 |
0 |
69 |
0 |
0 |
| T21 |
0 |
75 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
932 |
117 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
3 |
2 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |