Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
69685687 |
69684057 |
0 |
0 |
selKnown1 |
97213657 |
97212027 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69685687 |
69684057 |
0 |
0 |
T1 |
16 |
15 |
0 |
0 |
T2 |
53963 |
53961 |
0 |
0 |
T3 |
15 |
13 |
0 |
0 |
T4 |
246353 |
246351 |
0 |
0 |
T5 |
235743 |
235742 |
0 |
0 |
T6 |
19648 |
19646 |
0 |
0 |
T7 |
63228 |
63227 |
0 |
0 |
T8 |
0 |
41217 |
0 |
0 |
T10 |
16 |
14 |
0 |
0 |
T11 |
130982 |
130981 |
0 |
0 |
T12 |
77 |
75 |
0 |
0 |
T13 |
80 |
78 |
0 |
0 |
T15 |
0 |
193560 |
0 |
0 |
T17 |
0 |
82527 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
T19 |
0 |
61395 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97213657 |
97212027 |
0 |
0 |
T1 |
6015 |
6014 |
0 |
0 |
T2 |
34815 |
34814 |
0 |
0 |
T3 |
5248 |
5247 |
0 |
0 |
T4 |
453093 |
453092 |
0 |
0 |
T5 |
388026 |
388026 |
0 |
0 |
T6 |
11698 |
11697 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
5678 |
5677 |
0 |
0 |
T11 |
207177 |
207177 |
0 |
0 |
T12 |
32121 |
32120 |
0 |
0 |
T13 |
29300 |
29299 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
69631552 |
69630737 |
0 |
0 |
selKnown1 |
97212734 |
97211919 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69631552 |
69630737 |
0 |
0 |
T2 |
53944 |
53943 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
246260 |
246259 |
0 |
0 |
T5 |
234192 |
234192 |
0 |
0 |
T6 |
19647 |
19646 |
0 |
0 |
T7 |
63228 |
63227 |
0 |
0 |
T8 |
0 |
41217 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
130501 |
130501 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T15 |
0 |
193560 |
0 |
0 |
T17 |
0 |
82527 |
0 |
0 |
T19 |
0 |
61395 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97212734 |
97211919 |
0 |
0 |
T1 |
6015 |
6014 |
0 |
0 |
T2 |
34815 |
34814 |
0 |
0 |
T3 |
5248 |
5247 |
0 |
0 |
T4 |
453093 |
453092 |
0 |
0 |
T5 |
388026 |
388026 |
0 |
0 |
T6 |
11698 |
11697 |
0 |
0 |
T10 |
5678 |
5677 |
0 |
0 |
T11 |
207177 |
207177 |
0 |
0 |
T12 |
32121 |
32120 |
0 |
0 |
T13 |
29300 |
29299 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
54135 |
53320 |
0 |
0 |
selKnown1 |
923 |
108 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54135 |
53320 |
0 |
0 |
T1 |
16 |
15 |
0 |
0 |
T2 |
19 |
18 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
93 |
92 |
0 |
0 |
T5 |
1551 |
1550 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
481 |
480 |
0 |
0 |
T12 |
76 |
75 |
0 |
0 |
T13 |
79 |
78 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
923 |
108 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |