Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
78110932 |
78109294 |
0 |
0 |
selKnown1 |
112922411 |
112920773 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
78110932 |
78109294 |
0 |
0 |
T1 |
79 |
78 |
0 |
0 |
T2 |
21 |
20 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
29719 |
29717 |
0 |
0 |
T5 |
765080 |
765078 |
0 |
0 |
T6 |
0 |
189992 |
0 |
0 |
T7 |
0 |
7503 |
0 |
0 |
T10 |
10 |
8 |
0 |
0 |
T11 |
7 |
5 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
4 |
2 |
0 |
0 |
T14 |
65 |
63 |
0 |
0 |
T17 |
1 |
96 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
0 |
95 |
0 |
0 |
T20 |
0 |
151746 |
0 |
0 |
T22 |
0 |
26908 |
0 |
0 |
T23 |
0 |
16891 |
0 |
0 |
T24 |
0 |
231688 |
0 |
0 |
T25 |
0 |
218186 |
0 |
0 |
T26 |
0 |
19132 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112922411 |
112920773 |
0 |
0 |
T1 |
28232 |
28231 |
0 |
0 |
T2 |
7011 |
7010 |
0 |
0 |
T3 |
19172 |
19171 |
0 |
0 |
T4 |
24605 |
24603 |
0 |
0 |
T5 |
123109 |
123108 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
34368 |
34366 |
0 |
0 |
T11 |
2220 |
2218 |
0 |
0 |
T12 |
1280 |
1278 |
0 |
0 |
T13 |
1633 |
1631 |
0 |
0 |
T14 |
21363 |
21361 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
78051181 |
78050362 |
0 |
0 |
selKnown1 |
112921478 |
112920659 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
78051181 |
78050362 |
0 |
0 |
T4 |
29718 |
29717 |
0 |
0 |
T5 |
764480 |
764479 |
0 |
0 |
T6 |
0 |
189992 |
0 |
0 |
T7 |
0 |
7503 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
0 |
151746 |
0 |
0 |
T22 |
0 |
26908 |
0 |
0 |
T23 |
0 |
16891 |
0 |
0 |
T24 |
0 |
231688 |
0 |
0 |
T25 |
0 |
218186 |
0 |
0 |
T26 |
0 |
19132 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112921478 |
112920659 |
0 |
0 |
T1 |
28232 |
28231 |
0 |
0 |
T2 |
7011 |
7010 |
0 |
0 |
T3 |
19172 |
19171 |
0 |
0 |
T4 |
24603 |
24602 |
0 |
0 |
T5 |
123108 |
123108 |
0 |
0 |
T10 |
34367 |
34366 |
0 |
0 |
T11 |
2219 |
2218 |
0 |
0 |
T12 |
1279 |
1278 |
0 |
0 |
T13 |
1632 |
1631 |
0 |
0 |
T14 |
21362 |
21361 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
59751 |
58932 |
0 |
0 |
selKnown1 |
933 |
114 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59751 |
58932 |
0 |
0 |
T1 |
79 |
78 |
0 |
0 |
T2 |
21 |
20 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
600 |
599 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
6 |
5 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T14 |
64 |
63 |
0 |
0 |
T17 |
0 |
96 |
0 |
0 |
T19 |
0 |
95 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
933 |
114 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |