Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
67066204 |
67064572 |
0 |
0 |
selKnown1 |
93473614 |
93471982 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67066204 |
67064572 |
0 |
0 |
T1 |
75 |
74 |
0 |
0 |
T2 |
17 |
16 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
316772 |
316770 |
0 |
0 |
T5 |
295496 |
295494 |
0 |
0 |
T6 |
377988 |
377986 |
0 |
0 |
T7 |
0 |
56046 |
0 |
0 |
T8 |
0 |
70552 |
0 |
0 |
T9 |
0 |
61189 |
0 |
0 |
T10 |
15 |
13 |
0 |
0 |
T11 |
53 |
51 |
0 |
0 |
T12 |
67 |
65 |
0 |
0 |
T13 |
12 |
10 |
0 |
0 |
T14 |
199022 |
199022 |
0 |
0 |
T15 |
0 |
275418 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
126931 |
126930 |
0 |
0 |
T18 |
0 |
56984 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93473614 |
93471982 |
0 |
0 |
T1 |
24099 |
24098 |
0 |
0 |
T2 |
8003 |
8002 |
0 |
0 |
T3 |
9681 |
9680 |
0 |
0 |
T4 |
264675 |
264674 |
0 |
0 |
T5 |
412705 |
412704 |
0 |
0 |
T6 |
746893 |
746892 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
5 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
7812 |
7811 |
0 |
0 |
T11 |
17569 |
17568 |
0 |
0 |
T12 |
22897 |
22896 |
0 |
0 |
T13 |
3955 |
3954 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
67012503 |
67011687 |
0 |
0 |
selKnown1 |
93472676 |
93471860 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67012503 |
67011687 |
0 |
0 |
T4 |
316717 |
316716 |
0 |
0 |
T5 |
295432 |
295431 |
0 |
0 |
T6 |
377556 |
377555 |
0 |
0 |
T7 |
0 |
56046 |
0 |
0 |
T8 |
0 |
70552 |
0 |
0 |
T9 |
0 |
61189 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
199022 |
199022 |
0 |
0 |
T15 |
0 |
275418 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
126931 |
126930 |
0 |
0 |
T18 |
0 |
56984 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93472676 |
93471860 |
0 |
0 |
T1 |
24099 |
24098 |
0 |
0 |
T2 |
8003 |
8002 |
0 |
0 |
T3 |
9681 |
9680 |
0 |
0 |
T4 |
264675 |
264674 |
0 |
0 |
T5 |
412705 |
412704 |
0 |
0 |
T6 |
746893 |
746892 |
0 |
0 |
T10 |
7812 |
7811 |
0 |
0 |
T11 |
17569 |
17568 |
0 |
0 |
T12 |
22897 |
22896 |
0 |
0 |
T13 |
3955 |
3954 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53701 |
52885 |
0 |
0 |
selKnown1 |
938 |
122 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53701 |
52885 |
0 |
0 |
T1 |
75 |
74 |
0 |
0 |
T2 |
17 |
16 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
55 |
54 |
0 |
0 |
T5 |
64 |
63 |
0 |
0 |
T6 |
432 |
431 |
0 |
0 |
T10 |
14 |
13 |
0 |
0 |
T11 |
52 |
51 |
0 |
0 |
T12 |
66 |
65 |
0 |
0 |
T13 |
11 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
938 |
122 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
5 |
4 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |