Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82216271 |
82214635 |
0 |
0 |
selKnown1 |
118095069 |
118093433 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82216271 |
82214635 |
0 |
0 |
T1 |
13 |
12 |
0 |
0 |
T2 |
14 |
13 |
0 |
0 |
T3 |
89 |
88 |
0 |
0 |
T4 |
155988 |
155986 |
0 |
0 |
T5 |
209531 |
209530 |
0 |
0 |
T6 |
3723 |
3722 |
0 |
0 |
T7 |
0 |
29698 |
0 |
0 |
T10 |
98 |
97 |
0 |
0 |
T11 |
14 |
13 |
0 |
0 |
T12 |
76 |
75 |
0 |
0 |
T13 |
7 |
6 |
0 |
0 |
T14 |
64 |
63 |
0 |
0 |
T15 |
15 |
13 |
0 |
0 |
T16 |
177496 |
177495 |
0 |
0 |
T17 |
171235 |
171234 |
0 |
0 |
T18 |
0 |
175329 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
182582 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
121392 |
0 |
0 |
T28 |
0 |
37962 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118095069 |
118093433 |
0 |
0 |
T1 |
5043 |
5042 |
0 |
0 |
T2 |
7573 |
7572 |
0 |
0 |
T3 |
30201 |
30200 |
0 |
0 |
T4 |
76631 |
76630 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
29943 |
29942 |
0 |
0 |
T11 |
5874 |
5873 |
0 |
0 |
T12 |
23632 |
23631 |
0 |
0 |
T13 |
27060 |
27059 |
0 |
0 |
T14 |
20525 |
20524 |
0 |
0 |
T15 |
5951 |
5950 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82157623 |
82156805 |
0 |
0 |
selKnown1 |
118094133 |
118093315 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82157623 |
82156805 |
0 |
0 |
T4 |
155982 |
155981 |
0 |
0 |
T5 |
209531 |
209530 |
0 |
0 |
T6 |
3723 |
3722 |
0 |
0 |
T7 |
0 |
29698 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
177496 |
177495 |
0 |
0 |
T17 |
171235 |
171234 |
0 |
0 |
T18 |
0 |
175329 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
182582 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
121392 |
0 |
0 |
T28 |
0 |
37962 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118094133 |
118093315 |
0 |
0 |
T1 |
5043 |
5042 |
0 |
0 |
T2 |
7573 |
7572 |
0 |
0 |
T3 |
30201 |
30200 |
0 |
0 |
T4 |
76631 |
76630 |
0 |
0 |
T10 |
29943 |
29942 |
0 |
0 |
T11 |
5874 |
5873 |
0 |
0 |
T12 |
23632 |
23631 |
0 |
0 |
T13 |
27060 |
27059 |
0 |
0 |
T14 |
20525 |
20524 |
0 |
0 |
T15 |
5951 |
5950 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
58648 |
57830 |
0 |
0 |
selKnown1 |
936 |
118 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58648 |
57830 |
0 |
0 |
T1 |
13 |
12 |
0 |
0 |
T2 |
14 |
13 |
0 |
0 |
T3 |
89 |
88 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T10 |
98 |
97 |
0 |
0 |
T11 |
14 |
13 |
0 |
0 |
T12 |
76 |
75 |
0 |
0 |
T13 |
7 |
6 |
0 |
0 |
T14 |
64 |
63 |
0 |
0 |
T15 |
14 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
936 |
118 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |