Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
63578667 |
63577047 |
0 |
0 |
selKnown1 |
81378306 |
81376686 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63578667 |
63577047 |
0 |
0 |
T1 |
149206 |
149204 |
0 |
0 |
T2 |
69 |
67 |
0 |
0 |
T3 |
14 |
12 |
0 |
0 |
T4 |
119555 |
119553 |
0 |
0 |
T5 |
433904 |
433902 |
0 |
0 |
T6 |
0 |
27572 |
0 |
0 |
T9 |
97 |
95 |
0 |
0 |
T10 |
58 |
56 |
0 |
0 |
T11 |
97 |
95 |
0 |
0 |
T12 |
53 |
51 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
0 |
193851 |
0 |
0 |
T16 |
0 |
60 |
0 |
0 |
T21 |
0 |
6670 |
0 |
0 |
T22 |
0 |
271017 |
0 |
0 |
T23 |
0 |
206035 |
0 |
0 |
T24 |
0 |
174702 |
0 |
0 |
T25 |
0 |
63164 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81378306 |
81376686 |
0 |
0 |
T1 |
190143 |
190142 |
0 |
0 |
T2 |
50449 |
50448 |
0 |
0 |
T3 |
5937 |
5936 |
0 |
0 |
T4 |
113430 |
113429 |
0 |
0 |
T5 |
914728 |
914727 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
33127 |
33126 |
0 |
0 |
T10 |
24538 |
24537 |
0 |
0 |
T11 |
42387 |
42386 |
0 |
0 |
T12 |
14457 |
14456 |
0 |
0 |
T13 |
973 |
972 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
63528617 |
63527807 |
0 |
0 |
selKnown1 |
81377360 |
81376550 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63528617 |
63527807 |
0 |
0 |
T1 |
149040 |
149039 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
119504 |
119503 |
0 |
0 |
T5 |
433706 |
433705 |
0 |
0 |
T6 |
0 |
27572 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
0 |
193851 |
0 |
0 |
T21 |
0 |
6670 |
0 |
0 |
T22 |
0 |
271017 |
0 |
0 |
T23 |
0 |
206035 |
0 |
0 |
T24 |
0 |
174702 |
0 |
0 |
T25 |
0 |
63164 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81377360 |
81376550 |
0 |
0 |
T1 |
190143 |
190142 |
0 |
0 |
T2 |
50449 |
50448 |
0 |
0 |
T3 |
5937 |
5936 |
0 |
0 |
T4 |
113430 |
113429 |
0 |
0 |
T5 |
914728 |
914727 |
0 |
0 |
T9 |
33127 |
33126 |
0 |
0 |
T10 |
24538 |
24537 |
0 |
0 |
T11 |
42387 |
42386 |
0 |
0 |
T12 |
14457 |
14456 |
0 |
0 |
T13 |
973 |
972 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
50050 |
49240 |
0 |
0 |
selKnown1 |
946 |
136 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50050 |
49240 |
0 |
0 |
T1 |
166 |
165 |
0 |
0 |
T2 |
68 |
67 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
51 |
50 |
0 |
0 |
T5 |
198 |
197 |
0 |
0 |
T9 |
96 |
95 |
0 |
0 |
T10 |
57 |
56 |
0 |
0 |
T11 |
96 |
95 |
0 |
0 |
T12 |
52 |
51 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T16 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
946 |
136 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |