Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
74135767 |
74134143 |
0 |
0 |
selKnown1 |
95205288 |
95203664 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74135767 |
74134143 |
0 |
0 |
T1 |
88 |
87 |
0 |
0 |
T2 |
81 |
80 |
0 |
0 |
T3 |
305702 |
305700 |
0 |
0 |
T4 |
54553 |
54551 |
0 |
0 |
T5 |
15232 |
15230 |
0 |
0 |
T6 |
27574 |
27573 |
0 |
0 |
T7 |
3 |
1 |
0 |
0 |
T8 |
101 |
99 |
0 |
0 |
T9 |
20 |
18 |
0 |
0 |
T10 |
17 |
15 |
0 |
0 |
T11 |
99 |
97 |
0 |
0 |
T12 |
1 |
81 |
0 |
0 |
T13 |
0 |
257514 |
0 |
0 |
T16 |
0 |
149169 |
0 |
0 |
T18 |
0 |
26313 |
0 |
0 |
T19 |
0 |
32523 |
0 |
0 |
T20 |
0 |
252150 |
0 |
0 |
T21 |
0 |
69401 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95205288 |
95203664 |
0 |
0 |
T1 |
37335 |
37334 |
0 |
0 |
T2 |
30487 |
30486 |
0 |
0 |
T3 |
204965 |
204965 |
0 |
0 |
T4 |
49315 |
49313 |
0 |
0 |
T5 |
10733 |
10731 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
1559 |
1558 |
0 |
0 |
T8 |
83017 |
83016 |
0 |
0 |
T9 |
6688 |
6686 |
0 |
0 |
T10 |
6613 |
6611 |
0 |
0 |
T11 |
61834 |
61832 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
0 |
5 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
74082221 |
74081409 |
0 |
0 |
selKnown1 |
95204321 |
95203509 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74082221 |
74081409 |
0 |
0 |
T3 |
304790 |
304789 |
0 |
0 |
T4 |
54552 |
54551 |
0 |
0 |
T5 |
15231 |
15230 |
0 |
0 |
T6 |
27574 |
27573 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
257514 |
0 |
0 |
T16 |
0 |
149169 |
0 |
0 |
T18 |
0 |
26305 |
0 |
0 |
T19 |
0 |
32523 |
0 |
0 |
T20 |
0 |
252150 |
0 |
0 |
T21 |
0 |
69401 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95204321 |
95203509 |
0 |
0 |
T1 |
37335 |
37334 |
0 |
0 |
T2 |
30487 |
30486 |
0 |
0 |
T3 |
204965 |
204965 |
0 |
0 |
T4 |
49310 |
49309 |
0 |
0 |
T5 |
10731 |
10730 |
0 |
0 |
T7 |
1559 |
1558 |
0 |
0 |
T8 |
83017 |
83016 |
0 |
0 |
T9 |
6687 |
6686 |
0 |
0 |
T10 |
6612 |
6611 |
0 |
0 |
T11 |
61833 |
61832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53546 |
52734 |
0 |
0 |
selKnown1 |
967 |
155 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53546 |
52734 |
0 |
0 |
T1 |
88 |
87 |
0 |
0 |
T2 |
81 |
80 |
0 |
0 |
T3 |
912 |
911 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
100 |
99 |
0 |
0 |
T9 |
19 |
18 |
0 |
0 |
T10 |
16 |
15 |
0 |
0 |
T11 |
98 |
97 |
0 |
0 |
T12 |
0 |
81 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
967 |
155 |
0 |
0 |
T4 |
5 |
4 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
0 |
5 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |