Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
74689949 |
74688319 |
0 |
0 |
|
selKnown1 |
104052137 |
104050507 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
74689949 |
74688319 |
0 |
0 |
| T2 |
488582 |
488580 |
0 |
0 |
| T3 |
2 |
0 |
0 |
0 |
| T4 |
12 |
10 |
0 |
0 |
| T5 |
112429 |
112427 |
0 |
0 |
| T6 |
23840 |
23838 |
0 |
0 |
| T7 |
0 |
95911 |
0 |
0 |
| T8 |
0 |
27345 |
0 |
0 |
| T11 |
87 |
85 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
102 |
100 |
0 |
0 |
| T14 |
91 |
89 |
0 |
0 |
| T15 |
0 |
484943 |
0 |
0 |
| T16 |
0 |
229794 |
0 |
0 |
| T20 |
0 |
83 |
0 |
0 |
| T21 |
4 |
2 |
0 |
0 |
| T22 |
0 |
53 |
0 |
0 |
| T23 |
0 |
209680 |
0 |
0 |
| T24 |
0 |
168889 |
0 |
0 |
| T25 |
0 |
69486 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
104052137 |
104050507 |
0 |
0 |
| T1 |
1837 |
1836 |
0 |
0 |
| T2 |
434238 |
434237 |
0 |
0 |
| T3 |
716 |
715 |
0 |
0 |
| T4 |
9185 |
9184 |
0 |
0 |
| T5 |
131933 |
131932 |
0 |
0 |
| T6 |
12649 |
12647 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
48957 |
48955 |
0 |
0 |
| T12 |
924 |
922 |
0 |
0 |
| T13 |
30152 |
30150 |
0 |
0 |
| T14 |
23649 |
23647 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
74634094 |
74633279 |
0 |
0 |
|
selKnown1 |
104051208 |
104050393 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
74634094 |
74633279 |
0 |
0 |
| T2 |
488282 |
488281 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
112305 |
112304 |
0 |
0 |
| T6 |
23839 |
23838 |
0 |
0 |
| T7 |
0 |
95911 |
0 |
0 |
| T8 |
0 |
27345 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
484583 |
0 |
0 |
| T16 |
0 |
229794 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
0 |
209680 |
0 |
0 |
| T24 |
0 |
168889 |
0 |
0 |
| T25 |
0 |
69486 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
104051208 |
104050393 |
0 |
0 |
| T1 |
1837 |
1836 |
0 |
0 |
| T2 |
434238 |
434237 |
0 |
0 |
| T3 |
716 |
715 |
0 |
0 |
| T4 |
9185 |
9184 |
0 |
0 |
| T5 |
131933 |
131932 |
0 |
0 |
| T6 |
12647 |
12646 |
0 |
0 |
| T11 |
48956 |
48955 |
0 |
0 |
| T12 |
923 |
922 |
0 |
0 |
| T13 |
30151 |
30150 |
0 |
0 |
| T14 |
23648 |
23647 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
55855 |
55040 |
0 |
0 |
|
selKnown1 |
929 |
114 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
55855 |
55040 |
0 |
0 |
| T2 |
300 |
299 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
11 |
10 |
0 |
0 |
| T5 |
124 |
123 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T11 |
86 |
85 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
101 |
100 |
0 |
0 |
| T14 |
90 |
89 |
0 |
0 |
| T15 |
0 |
360 |
0 |
0 |
| T20 |
0 |
83 |
0 |
0 |
| T21 |
3 |
2 |
0 |
0 |
| T22 |
0 |
53 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
929 |
114 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |