Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76340695 |
76339063 |
0 |
0 |
selKnown1 |
100611707 |
100610075 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76340695 |
76339063 |
0 |
0 |
T2 |
5 |
4 |
0 |
0 |
T3 |
66 |
65 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T5 |
76886 |
76884 |
0 |
0 |
T6 |
30079 |
30077 |
0 |
0 |
T7 |
146805 |
146867 |
0 |
0 |
T8 |
0 |
57630 |
0 |
0 |
T11 |
101 |
99 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
98 |
96 |
0 |
0 |
T14 |
87 |
85 |
0 |
0 |
T15 |
61 |
59 |
0 |
0 |
T20 |
1 |
88 |
0 |
0 |
T23 |
0 |
93668 |
0 |
0 |
T24 |
0 |
35619 |
0 |
0 |
T25 |
0 |
24724 |
0 |
0 |
T26 |
0 |
377540 |
0 |
0 |
T27 |
0 |
47032 |
0 |
0 |
T28 |
0 |
209875 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100611707 |
100610075 |
0 |
0 |
T1 |
1693 |
1692 |
0 |
0 |
T2 |
19320 |
19319 |
0 |
0 |
T3 |
25205 |
25204 |
0 |
0 |
T4 |
5168 |
5167 |
0 |
0 |
T5 |
38754 |
38753 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
31053 |
31052 |
0 |
0 |
T12 |
1398 |
1397 |
0 |
0 |
T13 |
32387 |
32386 |
0 |
0 |
T14 |
43195 |
43194 |
0 |
0 |
T15 |
25532 |
25531 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
8 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76285120 |
76284304 |
0 |
0 |
selKnown1 |
100610783 |
100609967 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76285120 |
76284304 |
0 |
0 |
T5 |
76885 |
76884 |
0 |
0 |
T6 |
30070 |
30069 |
0 |
0 |
T7 |
146805 |
146804 |
0 |
0 |
T8 |
0 |
57630 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
0 |
93668 |
0 |
0 |
T24 |
0 |
35619 |
0 |
0 |
T25 |
0 |
24724 |
0 |
0 |
T26 |
0 |
377540 |
0 |
0 |
T27 |
0 |
47032 |
0 |
0 |
T28 |
0 |
209875 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100610783 |
100609967 |
0 |
0 |
T1 |
1693 |
1692 |
0 |
0 |
T2 |
19320 |
19319 |
0 |
0 |
T3 |
25205 |
25204 |
0 |
0 |
T4 |
5168 |
5167 |
0 |
0 |
T5 |
38754 |
38753 |
0 |
0 |
T11 |
31053 |
31052 |
0 |
0 |
T12 |
1398 |
1397 |
0 |
0 |
T13 |
32387 |
32386 |
0 |
0 |
T14 |
43195 |
43194 |
0 |
0 |
T15 |
25532 |
25531 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55575 |
54759 |
0 |
0 |
selKnown1 |
924 |
108 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55575 |
54759 |
0 |
0 |
T2 |
5 |
4 |
0 |
0 |
T3 |
66 |
65 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
0 |
63 |
0 |
0 |
T11 |
100 |
99 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
97 |
96 |
0 |
0 |
T14 |
86 |
85 |
0 |
0 |
T15 |
60 |
59 |
0 |
0 |
T20 |
0 |
88 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
924 |
108 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
8 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |