Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
82453031 |
82451397 |
0 |
0 |
|
selKnown1 |
117720391 |
117718757 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
82453031 |
82451397 |
0 |
0 |
| T1 |
49311 |
49309 |
0 |
0 |
| T2 |
80 |
78 |
0 |
0 |
| T3 |
2 |
0 |
0 |
0 |
| T4 |
190727 |
190725 |
0 |
0 |
| T5 |
47421 |
47419 |
0 |
0 |
| T9 |
93 |
91 |
0 |
0 |
| T10 |
10 |
8 |
0 |
0 |
| T11 |
19723 |
19721 |
0 |
0 |
| T12 |
66 |
64 |
0 |
0 |
| T13 |
65 |
63 |
0 |
0 |
| T14 |
0 |
101794 |
0 |
0 |
| T15 |
0 |
274678 |
0 |
0 |
| T19 |
0 |
61158 |
0 |
0 |
| T20 |
0 |
61366 |
0 |
0 |
| T21 |
0 |
6957 |
0 |
0 |
| T22 |
0 |
11305 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
117720391 |
117718757 |
0 |
0 |
| T1 |
99966 |
99965 |
0 |
0 |
| T2 |
39274 |
39273 |
0 |
0 |
| T3 |
1120 |
1119 |
0 |
0 |
| T4 |
294460 |
294459 |
0 |
0 |
| T5 |
25284 |
25283 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
5 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
28973 |
28972 |
0 |
0 |
| T10 |
4704 |
4703 |
0 |
0 |
| T11 |
14001 |
14000 |
0 |
0 |
| T12 |
50297 |
50296 |
0 |
0 |
| T13 |
28018 |
28017 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
82394316 |
82393499 |
0 |
0 |
|
selKnown1 |
117719459 |
117718642 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
82394316 |
82393499 |
0 |
0 |
| T1 |
49299 |
49298 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
190552 |
190551 |
0 |
0 |
| T5 |
47410 |
47409 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
19714 |
19713 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
101274 |
0 |
0 |
| T15 |
0 |
274678 |
0 |
0 |
| T19 |
0 |
61158 |
0 |
0 |
| T20 |
0 |
61366 |
0 |
0 |
| T21 |
0 |
6957 |
0 |
0 |
| T22 |
0 |
11305 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
117719459 |
117718642 |
0 |
0 |
| T1 |
99966 |
99965 |
0 |
0 |
| T2 |
39274 |
39273 |
0 |
0 |
| T3 |
1120 |
1119 |
0 |
0 |
| T4 |
294460 |
294459 |
0 |
0 |
| T5 |
25284 |
25283 |
0 |
0 |
| T9 |
28973 |
28972 |
0 |
0 |
| T10 |
4704 |
4703 |
0 |
0 |
| T11 |
14001 |
14000 |
0 |
0 |
| T12 |
50297 |
50296 |
0 |
0 |
| T13 |
28018 |
28017 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
58715 |
57898 |
0 |
0 |
|
selKnown1 |
932 |
115 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
58715 |
57898 |
0 |
0 |
| T1 |
12 |
11 |
0 |
0 |
| T2 |
79 |
78 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
175 |
174 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T9 |
92 |
91 |
0 |
0 |
| T10 |
9 |
8 |
0 |
0 |
| T11 |
9 |
8 |
0 |
0 |
| T12 |
65 |
64 |
0 |
0 |
| T13 |
64 |
63 |
0 |
0 |
| T14 |
0 |
520 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
932 |
115 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
5 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |