Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
65725297 |
65723657 |
0 |
0 |
selKnown1 |
100349293 |
100347653 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65725297 |
65723657 |
0 |
0 |
T1 |
91 |
90 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
266700 |
266698 |
0 |
0 |
T4 |
213046 |
213044 |
0 |
0 |
T5 |
0 |
38382 |
0 |
0 |
T6 |
0 |
30749 |
0 |
0 |
T7 |
0 |
27018 |
0 |
0 |
T8 |
0 |
3608 |
0 |
0 |
T10 |
6 |
4 |
0 |
0 |
T11 |
59 |
57 |
0 |
0 |
T12 |
76 |
74 |
0 |
0 |
T13 |
54 |
52 |
0 |
0 |
T14 |
64 |
62 |
0 |
0 |
T15 |
52 |
50 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
0 |
60367 |
0 |
0 |
T24 |
0 |
198990 |
0 |
0 |
T25 |
0 |
140613 |
0 |
0 |
T26 |
0 |
252966 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100349293 |
100347653 |
0 |
0 |
T1 |
28164 |
28163 |
0 |
0 |
T2 |
1171 |
1170 |
0 |
0 |
T3 |
357999 |
357998 |
0 |
0 |
T4 |
159952 |
159951 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
2542 |
2541 |
0 |
0 |
T11 |
16328 |
16327 |
0 |
0 |
T12 |
30030 |
30029 |
0 |
0 |
T13 |
22518 |
22517 |
0 |
0 |
T14 |
43116 |
43115 |
0 |
0 |
T15 |
14788 |
14787 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
65669019 |
65668199 |
0 |
0 |
selKnown1 |
100348367 |
100347547 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65669019 |
65668199 |
0 |
0 |
T3 |
266350 |
266349 |
0 |
0 |
T4 |
212981 |
212980 |
0 |
0 |
T5 |
0 |
38382 |
0 |
0 |
T6 |
0 |
30749 |
0 |
0 |
T7 |
0 |
27018 |
0 |
0 |
T8 |
0 |
3608 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
0 |
60367 |
0 |
0 |
T24 |
0 |
198990 |
0 |
0 |
T25 |
0 |
140613 |
0 |
0 |
T26 |
0 |
252966 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100348367 |
100347547 |
0 |
0 |
T1 |
28164 |
28163 |
0 |
0 |
T2 |
1171 |
1170 |
0 |
0 |
T3 |
357999 |
357998 |
0 |
0 |
T4 |
159952 |
159951 |
0 |
0 |
T10 |
2542 |
2541 |
0 |
0 |
T11 |
16328 |
16327 |
0 |
0 |
T12 |
30030 |
30029 |
0 |
0 |
T13 |
22518 |
22517 |
0 |
0 |
T14 |
43116 |
43115 |
0 |
0 |
T15 |
14788 |
14787 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
56278 |
55458 |
0 |
0 |
selKnown1 |
926 |
106 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56278 |
55458 |
0 |
0 |
T1 |
91 |
90 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
350 |
349 |
0 |
0 |
T4 |
65 |
64 |
0 |
0 |
T10 |
5 |
4 |
0 |
0 |
T11 |
58 |
57 |
0 |
0 |
T12 |
75 |
74 |
0 |
0 |
T13 |
53 |
52 |
0 |
0 |
T14 |
63 |
62 |
0 |
0 |
T15 |
51 |
50 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
926 |
106 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
6 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |