Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
77447904 |
77446264 |
0 |
0 |
selKnown1 |
101699199 |
101697559 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77447904 |
77446264 |
0 |
0 |
T1 |
13 |
12 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
70 |
69 |
0 |
0 |
T4 |
78 |
77 |
0 |
0 |
T5 |
40404 |
40402 |
0 |
0 |
T6 |
198545 |
198543 |
0 |
0 |
T7 |
42955 |
42953 |
0 |
0 |
T8 |
0 |
15530 |
0 |
0 |
T9 |
0 |
53778 |
0 |
0 |
T11 |
55 |
53 |
0 |
0 |
T12 |
14 |
12 |
0 |
0 |
T13 |
63 |
61 |
0 |
0 |
T14 |
264085 |
264084 |
0 |
0 |
T19 |
255600 |
255599 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T28 |
1 |
13 |
0 |
0 |
T29 |
0 |
41345 |
0 |
0 |
T30 |
0 |
29306 |
0 |
0 |
T31 |
0 |
198387 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101699199 |
101697559 |
0 |
0 |
T1 |
7002 |
7001 |
0 |
0 |
T2 |
1674 |
1673 |
0 |
0 |
T3 |
32673 |
32672 |
0 |
0 |
T4 |
61136 |
61135 |
0 |
0 |
T5 |
28422 |
28421 |
0 |
0 |
T6 |
116377 |
116376 |
0 |
0 |
T7 |
25553 |
25552 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
18454 |
18453 |
0 |
0 |
T12 |
6179 |
6178 |
0 |
0 |
T13 |
21314 |
21313 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
77390455 |
77389635 |
0 |
0 |
selKnown1 |
101698260 |
101697440 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77390455 |
77389635 |
0 |
0 |
T5 |
40389 |
40388 |
0 |
0 |
T6 |
198465 |
198464 |
0 |
0 |
T7 |
42940 |
42939 |
0 |
0 |
T8 |
0 |
15530 |
0 |
0 |
T9 |
0 |
53778 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
264085 |
264084 |
0 |
0 |
T19 |
255600 |
255599 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
0 |
41345 |
0 |
0 |
T30 |
0 |
29306 |
0 |
0 |
T31 |
0 |
198387 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101698260 |
101697440 |
0 |
0 |
T1 |
7002 |
7001 |
0 |
0 |
T2 |
1674 |
1673 |
0 |
0 |
T3 |
32673 |
32672 |
0 |
0 |
T4 |
61136 |
61135 |
0 |
0 |
T5 |
28422 |
28421 |
0 |
0 |
T6 |
116377 |
116376 |
0 |
0 |
T7 |
25553 |
25552 |
0 |
0 |
T11 |
18454 |
18453 |
0 |
0 |
T12 |
6179 |
6178 |
0 |
0 |
T13 |
21314 |
21313 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57449 |
56629 |
0 |
0 |
selKnown1 |
939 |
119 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57449 |
56629 |
0 |
0 |
T1 |
13 |
12 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
70 |
69 |
0 |
0 |
T4 |
78 |
77 |
0 |
0 |
T5 |
15 |
14 |
0 |
0 |
T6 |
80 |
79 |
0 |
0 |
T7 |
15 |
14 |
0 |
0 |
T11 |
54 |
53 |
0 |
0 |
T12 |
13 |
12 |
0 |
0 |
T13 |
62 |
61 |
0 |
0 |
T28 |
0 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
939 |
119 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |