Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
87352379 |
87350739 |
0 |
0 |
|
selKnown1 |
112565151 |
112563511 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
87352379 |
87350739 |
0 |
0 |
| T1 |
57056 |
57055 |
0 |
0 |
| T2 |
75 |
73 |
0 |
0 |
| T3 |
434827 |
434826 |
0 |
0 |
| T4 |
233316 |
233314 |
0 |
0 |
| T9 |
227835 |
227833 |
0 |
0 |
| T10 |
24322 |
24320 |
0 |
0 |
| T11 |
77 |
75 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
358666 |
358664 |
0 |
0 |
| T15 |
0 |
872997 |
0 |
0 |
| T17 |
0 |
176519 |
0 |
0 |
| T19 |
0 |
11721 |
0 |
0 |
| T21 |
6 |
5 |
0 |
0 |
| T22 |
0 |
88 |
0 |
0 |
| T23 |
0 |
375638 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
112565151 |
112563511 |
0 |
0 |
| T1 |
79988 |
79987 |
0 |
0 |
| T2 |
35187 |
35186 |
0 |
0 |
| T3 |
470541 |
470541 |
0 |
0 |
| T4 |
283306 |
283305 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T9 |
130057 |
130056 |
0 |
0 |
| T10 |
15496 |
15495 |
0 |
0 |
| T11 |
23183 |
23182 |
0 |
0 |
| T12 |
1286 |
1285 |
0 |
0 |
| T13 |
844 |
843 |
0 |
0 |
| T14 |
224537 |
224536 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
2 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
87291691 |
87290871 |
0 |
0 |
|
selKnown1 |
112564204 |
112563384 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
87291691 |
87290871 |
0 |
0 |
| T1 |
57056 |
57055 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
433607 |
433607 |
0 |
0 |
| T4 |
233226 |
233225 |
0 |
0 |
| T9 |
227764 |
227763 |
0 |
0 |
| T10 |
24312 |
24311 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
358554 |
358553 |
0 |
0 |
| T15 |
0 |
872997 |
0 |
0 |
| T17 |
0 |
176519 |
0 |
0 |
| T19 |
0 |
11718 |
0 |
0 |
| T23 |
0 |
375638 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
112564204 |
112563384 |
0 |
0 |
| T1 |
79988 |
79987 |
0 |
0 |
| T2 |
35187 |
35186 |
0 |
0 |
| T3 |
470541 |
470541 |
0 |
0 |
| T4 |
283306 |
283305 |
0 |
0 |
| T9 |
130057 |
130056 |
0 |
0 |
| T10 |
15496 |
15495 |
0 |
0 |
| T11 |
23183 |
23182 |
0 |
0 |
| T12 |
1286 |
1285 |
0 |
0 |
| T13 |
844 |
843 |
0 |
0 |
| T14 |
224537 |
224536 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
60688 |
59868 |
0 |
0 |
|
selKnown1 |
947 |
127 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
60688 |
59868 |
0 |
0 |
| T2 |
74 |
73 |
0 |
0 |
| T3 |
1220 |
1219 |
0 |
0 |
| T4 |
90 |
89 |
0 |
0 |
| T9 |
71 |
70 |
0 |
0 |
| T10 |
10 |
9 |
0 |
0 |
| T11 |
76 |
75 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
112 |
111 |
0 |
0 |
| T19 |
0 |
3 |
0 |
0 |
| T21 |
6 |
5 |
0 |
0 |
| T22 |
0 |
88 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
947 |
127 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
2 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |