Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
86224507 |
86222879 |
0 |
0 |
selKnown1 |
100228632 |
100227004 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
86224507 |
86222879 |
0 |
0 |
T1 |
488078 |
488076 |
0 |
0 |
T2 |
2 |
0 |
0 |
0 |
T3 |
15 |
13 |
0 |
0 |
T4 |
82 |
80 |
0 |
0 |
T5 |
48581 |
48579 |
0 |
0 |
T6 |
223611 |
223609 |
0 |
0 |
T7 |
0 |
43674 |
0 |
0 |
T8 |
0 |
35694 |
0 |
0 |
T9 |
0 |
35511 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
0 |
683932 |
0 |
0 |
T20 |
0 |
8 |
0 |
0 |
T21 |
0 |
63 |
0 |
0 |
T22 |
0 |
87 |
0 |
0 |
T31 |
0 |
88 |
0 |
0 |
T32 |
0 |
81 |
0 |
0 |
T33 |
0 |
4766 |
0 |
0 |
T34 |
0 |
12451 |
0 |
0 |
T35 |
0 |
33310 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100228632 |
100227004 |
0 |
0 |
T1 |
423932 |
423931 |
0 |
0 |
T2 |
1204 |
1203 |
0 |
0 |
T3 |
5676 |
5675 |
0 |
0 |
T4 |
27895 |
27894 |
0 |
0 |
T5 |
24668 |
24667 |
0 |
0 |
T6 |
118797 |
118796 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
1118 |
1117 |
0 |
0 |
T11 |
1747 |
1746 |
0 |
0 |
T12 |
1298 |
1297 |
0 |
0 |
T13 |
1194 |
1193 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
5 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
86167319 |
86166505 |
0 |
0 |
selKnown1 |
100227703 |
100226889 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
86167319 |
86166505 |
0 |
0 |
T1 |
487881 |
487880 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
48566 |
48565 |
0 |
0 |
T6 |
223523 |
223522 |
0 |
0 |
T7 |
0 |
43674 |
0 |
0 |
T8 |
0 |
35694 |
0 |
0 |
T9 |
0 |
35511 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
0 |
683932 |
0 |
0 |
T33 |
0 |
4766 |
0 |
0 |
T34 |
0 |
12451 |
0 |
0 |
T35 |
0 |
33310 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100227703 |
100226889 |
0 |
0 |
T1 |
423932 |
423931 |
0 |
0 |
T2 |
1204 |
1203 |
0 |
0 |
T3 |
5676 |
5675 |
0 |
0 |
T4 |
27895 |
27894 |
0 |
0 |
T5 |
24668 |
24667 |
0 |
0 |
T6 |
118797 |
118796 |
0 |
0 |
T10 |
1118 |
1117 |
0 |
0 |
T11 |
1747 |
1746 |
0 |
0 |
T12 |
1298 |
1297 |
0 |
0 |
T13 |
1194 |
1193 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57188 |
56374 |
0 |
0 |
selKnown1 |
929 |
115 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57188 |
56374 |
0 |
0 |
T1 |
197 |
196 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
15 |
14 |
0 |
0 |
T6 |
88 |
87 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T20 |
0 |
8 |
0 |
0 |
T21 |
0 |
63 |
0 |
0 |
T22 |
0 |
87 |
0 |
0 |
T31 |
0 |
88 |
0 |
0 |
T32 |
0 |
81 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
929 |
115 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
5 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |