Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73476981 |
73475357 |
0 |
0 |
|
selKnown1 |
93895818 |
93894194 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73476981 |
73475357 |
0 |
0 |
| T1 |
16 |
15 |
0 |
0 |
| T2 |
13 |
12 |
0 |
0 |
| T3 |
14622 |
14620 |
0 |
0 |
| T4 |
53260 |
53258 |
0 |
0 |
| T5 |
206105 |
206103 |
0 |
0 |
| T6 |
0 |
32856 |
0 |
0 |
| T9 |
2 |
0 |
0 |
0 |
| T10 |
17 |
15 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
0 |
75 |
0 |
0 |
| T15 |
0 |
294812 |
0 |
0 |
| T19 |
1 |
10 |
0 |
0 |
| T20 |
133997 |
134002 |
0 |
0 |
| T21 |
0 |
96 |
0 |
0 |
| T26 |
0 |
35299 |
0 |
0 |
| T27 |
0 |
99652 |
0 |
0 |
| T28 |
0 |
38372 |
0 |
0 |
| T29 |
0 |
48035 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93895818 |
93894194 |
0 |
0 |
| T1 |
7160 |
7159 |
0 |
0 |
| T2 |
4912 |
4911 |
0 |
0 |
| T3 |
8604 |
8603 |
0 |
0 |
| T4 |
55235 |
55234 |
0 |
0 |
| T5 |
120795 |
120794 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
0 |
5 |
0 |
0 |
| T9 |
1523 |
1522 |
0 |
0 |
| T10 |
7730 |
7729 |
0 |
0 |
| T11 |
1531 |
1530 |
0 |
0 |
| T12 |
1026 |
1025 |
0 |
0 |
| T13 |
697 |
696 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T34 |
0 |
3 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73427070 |
73426258 |
0 |
0 |
|
selKnown1 |
93894905 |
93894093 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73427070 |
73426258 |
0 |
0 |
| T3 |
14618 |
14617 |
0 |
0 |
| T4 |
53248 |
53247 |
0 |
0 |
| T5 |
206037 |
206036 |
0 |
0 |
| T6 |
0 |
32856 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
0 |
294812 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
133997 |
133996 |
0 |
0 |
| T26 |
0 |
35299 |
0 |
0 |
| T27 |
0 |
99652 |
0 |
0 |
| T28 |
0 |
38372 |
0 |
0 |
| T29 |
0 |
48035 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93894905 |
93894093 |
0 |
0 |
| T1 |
7160 |
7159 |
0 |
0 |
| T2 |
4912 |
4911 |
0 |
0 |
| T3 |
8604 |
8603 |
0 |
0 |
| T4 |
55235 |
55234 |
0 |
0 |
| T5 |
120795 |
120794 |
0 |
0 |
| T9 |
1523 |
1522 |
0 |
0 |
| T10 |
7730 |
7729 |
0 |
0 |
| T11 |
1531 |
1530 |
0 |
0 |
| T12 |
1026 |
1025 |
0 |
0 |
| T13 |
697 |
696 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
49911 |
49099 |
0 |
0 |
|
selKnown1 |
913 |
101 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
49911 |
49099 |
0 |
0 |
| T1 |
16 |
15 |
0 |
0 |
| T2 |
13 |
12 |
0 |
0 |
| T3 |
4 |
3 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
68 |
67 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
16 |
15 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
75 |
0 |
0 |
| T19 |
0 |
10 |
0 |
0 |
| T20 |
0 |
6 |
0 |
0 |
| T21 |
0 |
96 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
913 |
101 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
0 |
5 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T34 |
0 |
3 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |