Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
64500817 |
64499199 |
0 |
0 |
selKnown1 |
84882973 |
84881355 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64500817 |
64499199 |
0 |
0 |
T2 |
61 |
60 |
0 |
0 |
T3 |
92051 |
92049 |
0 |
0 |
T4 |
320424 |
320422 |
0 |
0 |
T5 |
52054 |
52052 |
0 |
0 |
T6 |
0 |
44158 |
0 |
0 |
T7 |
0 |
45223 |
0 |
0 |
T8 |
28746 |
28753 |
0 |
0 |
T9 |
16 |
14 |
0 |
0 |
T10 |
87 |
85 |
0 |
0 |
T11 |
101 |
99 |
0 |
0 |
T12 |
68 |
66 |
0 |
0 |
T13 |
83 |
81 |
0 |
0 |
T17 |
0 |
70 |
0 |
0 |
T18 |
0 |
32633 |
0 |
0 |
T19 |
0 |
245335 |
0 |
0 |
T20 |
0 |
7811 |
0 |
0 |
T21 |
0 |
89211 |
0 |
0 |
T22 |
2 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84882973 |
84881355 |
0 |
0 |
T1 |
1312 |
1311 |
0 |
0 |
T2 |
25517 |
25516 |
0 |
0 |
T3 |
153867 |
153866 |
0 |
0 |
T4 |
661106 |
661105 |
0 |
0 |
T5 |
33917 |
33915 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9685 |
9684 |
0 |
0 |
T10 |
41308 |
41307 |
0 |
0 |
T11 |
39892 |
39890 |
0 |
0 |
T12 |
22436 |
22434 |
0 |
0 |
T13 |
46837 |
46835 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
64451428 |
64450619 |
0 |
0 |
selKnown1 |
84882048 |
84881239 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64451428 |
64450619 |
0 |
0 |
T3 |
91953 |
91952 |
0 |
0 |
T4 |
320276 |
320275 |
0 |
0 |
T5 |
52053 |
52052 |
0 |
0 |
T6 |
0 |
44158 |
0 |
0 |
T7 |
0 |
45223 |
0 |
0 |
T8 |
28746 |
28745 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T18 |
0 |
32633 |
0 |
0 |
T19 |
0 |
245335 |
0 |
0 |
T20 |
0 |
7811 |
0 |
0 |
T21 |
0 |
89211 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84882048 |
84881239 |
0 |
0 |
T1 |
1312 |
1311 |
0 |
0 |
T2 |
25517 |
25516 |
0 |
0 |
T3 |
153867 |
153866 |
0 |
0 |
T4 |
661106 |
661105 |
0 |
0 |
T5 |
33914 |
33913 |
0 |
0 |
T9 |
9685 |
9684 |
0 |
0 |
T10 |
41308 |
41307 |
0 |
0 |
T11 |
39891 |
39890 |
0 |
0 |
T12 |
22435 |
22434 |
0 |
0 |
T13 |
46836 |
46835 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
49389 |
48580 |
0 |
0 |
selKnown1 |
925 |
116 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49389 |
48580 |
0 |
0 |
T2 |
61 |
60 |
0 |
0 |
T3 |
98 |
97 |
0 |
0 |
T4 |
148 |
147 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T8 |
0 |
8 |
0 |
0 |
T9 |
15 |
14 |
0 |
0 |
T10 |
86 |
85 |
0 |
0 |
T11 |
100 |
99 |
0 |
0 |
T12 |
67 |
66 |
0 |
0 |
T13 |
82 |
81 |
0 |
0 |
T17 |
0 |
70 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
925 |
116 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |