Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
105753317 |
105751671 |
0 |
0 |
|
selKnown1 |
132287101 |
132285455 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
105753317 |
105751671 |
0 |
0 |
| T1 |
215894 |
215892 |
0 |
0 |
| T2 |
95 |
93 |
0 |
0 |
| T3 |
12 |
10 |
0 |
0 |
| T4 |
50846 |
50844 |
0 |
0 |
| T5 |
498409 |
498407 |
0 |
0 |
| T6 |
0 |
43771 |
0 |
0 |
| T9 |
2 |
0 |
0 |
0 |
| T10 |
15 |
13 |
0 |
0 |
| T11 |
58 |
56 |
0 |
0 |
| T12 |
79 |
77 |
0 |
0 |
| T13 |
15 |
13 |
0 |
0 |
| T17 |
0 |
96547 |
0 |
0 |
| T18 |
0 |
177299 |
0 |
0 |
| T19 |
0 |
166128 |
0 |
0 |
| T20 |
0 |
87 |
0 |
0 |
| T21 |
0 |
11 |
0 |
0 |
| T22 |
0 |
139078 |
0 |
0 |
| T23 |
0 |
72791 |
0 |
0 |
| T24 |
0 |
50376 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
132287101 |
132285455 |
0 |
0 |
| T1 |
140119 |
140118 |
0 |
0 |
| T2 |
40997 |
40996 |
0 |
0 |
| T3 |
3957 |
3956 |
0 |
0 |
| T4 |
40365 |
40364 |
0 |
0 |
| T5 |
787003 |
787002 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
1469 |
1468 |
0 |
0 |
| T10 |
5049 |
5048 |
0 |
0 |
| T11 |
47510 |
47509 |
0 |
0 |
| T12 |
28695 |
28694 |
0 |
0 |
| T13 |
5706 |
5705 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
5 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
5 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
105688799 |
105687976 |
0 |
0 |
|
selKnown1 |
132286156 |
132285333 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
105688799 |
105687976 |
0 |
0 |
| T1 |
215824 |
215823 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
50845 |
50844 |
0 |
0 |
| T5 |
498145 |
498144 |
0 |
0 |
| T6 |
0 |
43771 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T17 |
0 |
96547 |
0 |
0 |
| T18 |
0 |
177299 |
0 |
0 |
| T19 |
0 |
166128 |
0 |
0 |
| T22 |
0 |
139078 |
0 |
0 |
| T23 |
0 |
72791 |
0 |
0 |
| T24 |
0 |
50376 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
132286156 |
132285333 |
0 |
0 |
| T1 |
140119 |
140118 |
0 |
0 |
| T2 |
40997 |
40996 |
0 |
0 |
| T3 |
3957 |
3956 |
0 |
0 |
| T4 |
40365 |
40364 |
0 |
0 |
| T5 |
787003 |
787002 |
0 |
0 |
| T9 |
1469 |
1468 |
0 |
0 |
| T10 |
5049 |
5048 |
0 |
0 |
| T11 |
47510 |
47509 |
0 |
0 |
| T12 |
28695 |
28694 |
0 |
0 |
| T13 |
5706 |
5705 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
64518 |
63695 |
0 |
0 |
|
selKnown1 |
945 |
122 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64518 |
63695 |
0 |
0 |
| T1 |
70 |
69 |
0 |
0 |
| T2 |
94 |
93 |
0 |
0 |
| T3 |
11 |
10 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
264 |
263 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
14 |
13 |
0 |
0 |
| T11 |
57 |
56 |
0 |
0 |
| T12 |
78 |
77 |
0 |
0 |
| T13 |
14 |
13 |
0 |
0 |
| T20 |
0 |
87 |
0 |
0 |
| T21 |
0 |
11 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
945 |
122 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
5 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
5 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |