Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
71355517 |
71353903 |
0 |
0 |
selKnown1 |
90871293 |
90869679 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71355517 |
71353903 |
0 |
0 |
T1 |
90 |
89 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
86 |
85 |
0 |
0 |
T5 |
12 |
10 |
0 |
0 |
T6 |
51086 |
51084 |
0 |
0 |
T7 |
135317 |
135315 |
0 |
0 |
T8 |
222629 |
222627 |
0 |
0 |
T9 |
0 |
62138 |
0 |
0 |
T11 |
55 |
53 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
69873 |
70219 |
0 |
0 |
T16 |
1 |
4 |
0 |
0 |
T17 |
0 |
245823 |
0 |
0 |
T18 |
0 |
12265 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T20 |
0 |
234190 |
0 |
0 |
T21 |
0 |
34767 |
0 |
0 |
T22 |
0 |
477114 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90871293 |
90869679 |
0 |
0 |
T1 |
70913 |
70912 |
0 |
0 |
T2 |
760 |
759 |
0 |
0 |
T3 |
1114 |
1113 |
0 |
0 |
T4 |
37008 |
37007 |
0 |
0 |
T5 |
6474 |
6472 |
0 |
0 |
T6 |
98205 |
98203 |
0 |
0 |
T7 |
124153 |
124151 |
0 |
0 |
T8 |
274313 |
274311 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
17538 |
17536 |
0 |
0 |
T12 |
824 |
822 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
71305057 |
71304250 |
0 |
0 |
selKnown1 |
90870361 |
90869554 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71305057 |
71304250 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
51085 |
51084 |
0 |
0 |
T7 |
135308 |
135307 |
0 |
0 |
T8 |
222557 |
222556 |
0 |
0 |
T9 |
0 |
62138 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
69873 |
69872 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
245727 |
0 |
0 |
T18 |
0 |
12265 |
0 |
0 |
T20 |
0 |
234190 |
0 |
0 |
T21 |
0 |
34767 |
0 |
0 |
T22 |
0 |
477114 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90870361 |
90869554 |
0 |
0 |
T1 |
70913 |
70912 |
0 |
0 |
T2 |
760 |
759 |
0 |
0 |
T3 |
1114 |
1113 |
0 |
0 |
T4 |
37008 |
37007 |
0 |
0 |
T5 |
6473 |
6472 |
0 |
0 |
T6 |
98202 |
98201 |
0 |
0 |
T7 |
124152 |
124151 |
0 |
0 |
T8 |
274312 |
274311 |
0 |
0 |
T11 |
17537 |
17536 |
0 |
0 |
T12 |
823 |
822 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
50460 |
49653 |
0 |
0 |
selKnown1 |
932 |
125 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50460 |
49653 |
0 |
0 |
T1 |
90 |
89 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
86 |
85 |
0 |
0 |
T5 |
11 |
10 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
72 |
71 |
0 |
0 |
T11 |
54 |
53 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
347 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
96 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
125 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |