Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
81853485 |
81851873 |
0 |
0 |
selKnown1 |
104110107 |
104108495 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81853485 |
81851873 |
0 |
0 |
T1 |
95 |
94 |
0 |
0 |
T2 |
51 |
50 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
11 |
10 |
0 |
0 |
T5 |
12460 |
12458 |
0 |
0 |
T6 |
69578 |
69576 |
0 |
0 |
T7 |
17982 |
17980 |
0 |
0 |
T8 |
0 |
51851 |
0 |
0 |
T9 |
155010 |
155059 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
56 |
54 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
1 |
97 |
0 |
0 |
T14 |
0 |
272331 |
0 |
0 |
T17 |
1 |
100 |
0 |
0 |
T18 |
1 |
19 |
0 |
0 |
T19 |
1 |
11 |
0 |
0 |
T23 |
0 |
32232 |
0 |
0 |
T24 |
0 |
67029 |
0 |
0 |
T25 |
0 |
48011 |
0 |
0 |
T26 |
0 |
17605 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104110107 |
104108495 |
0 |
0 |
T1 |
40747 |
40746 |
0 |
0 |
T2 |
14407 |
14406 |
0 |
0 |
T3 |
725 |
724 |
0 |
0 |
T4 |
4540 |
4539 |
0 |
0 |
T5 |
10772 |
10770 |
0 |
0 |
T6 |
41840 |
41838 |
0 |
0 |
T7 |
10594 |
10592 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
810 |
809 |
0 |
0 |
T11 |
29294 |
29292 |
0 |
0 |
T12 |
1262 |
1260 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
81798153 |
81797347 |
0 |
0 |
selKnown1 |
104109178 |
104108372 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81798153 |
81797347 |
0 |
0 |
T5 |
12459 |
12458 |
0 |
0 |
T6 |
69577 |
69576 |
0 |
0 |
T7 |
17976 |
17975 |
0 |
0 |
T8 |
0 |
51851 |
0 |
0 |
T9 |
155010 |
155009 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
0 |
272331 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T23 |
0 |
32232 |
0 |
0 |
T24 |
0 |
67029 |
0 |
0 |
T25 |
0 |
48011 |
0 |
0 |
T26 |
0 |
17605 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104109178 |
104108372 |
0 |
0 |
T1 |
40747 |
40746 |
0 |
0 |
T2 |
14407 |
14406 |
0 |
0 |
T3 |
725 |
724 |
0 |
0 |
T4 |
4540 |
4539 |
0 |
0 |
T5 |
10770 |
10769 |
0 |
0 |
T6 |
41835 |
41834 |
0 |
0 |
T7 |
10593 |
10592 |
0 |
0 |
T10 |
810 |
809 |
0 |
0 |
T11 |
29293 |
29292 |
0 |
0 |
T12 |
1261 |
1260 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55332 |
54526 |
0 |
0 |
selKnown1 |
929 |
123 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55332 |
54526 |
0 |
0 |
T1 |
95 |
94 |
0 |
0 |
T2 |
51 |
50 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
11 |
10 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T9 |
0 |
50 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
55 |
54 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
97 |
0 |
0 |
T17 |
0 |
100 |
0 |
0 |
T18 |
0 |
19 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
929 |
123 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |