Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73115065 |
73113461 |
0 |
0 |
|
selKnown1 |
92498499 |
92496895 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73115065 |
73113461 |
0 |
0 |
| T1 |
71 |
70 |
0 |
0 |
| T2 |
71 |
70 |
0 |
0 |
| T3 |
19321 |
19319 |
0 |
0 |
| T4 |
13 |
11 |
0 |
0 |
| T5 |
15683 |
15681 |
0 |
0 |
| T6 |
675840 |
676033 |
0 |
0 |
| T7 |
0 |
40694 |
0 |
0 |
| T10 |
0 |
58894 |
0 |
0 |
| T11 |
69 |
67 |
0 |
0 |
| T12 |
3 |
1 |
0 |
0 |
| T13 |
82 |
80 |
0 |
0 |
| T14 |
2 |
0 |
0 |
0 |
| T15 |
85 |
83 |
0 |
0 |
| T18 |
0 |
274055 |
0 |
0 |
| T20 |
1 |
69 |
0 |
0 |
| T23 |
0 |
51 |
0 |
0 |
| T24 |
0 |
80455 |
0 |
0 |
| T25 |
0 |
124838 |
0 |
0 |
| T26 |
0 |
129569 |
0 |
0 |
| T27 |
0 |
11896 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92498499 |
92496895 |
0 |
0 |
| T1 |
23930 |
23929 |
0 |
0 |
| T2 |
22704 |
22703 |
0 |
0 |
| T3 |
29765 |
29764 |
0 |
0 |
| T4 |
2682 |
2681 |
0 |
0 |
| T5 |
17782 |
17780 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
19875 |
19874 |
0 |
0 |
| T12 |
1130 |
1128 |
0 |
0 |
| T13 |
27242 |
27240 |
0 |
0 |
| T14 |
1092 |
1090 |
0 |
0 |
| T15 |
22437 |
22435 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T28 |
0 |
5 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73064648 |
73063846 |
0 |
0 |
|
selKnown1 |
92497591 |
92496789 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73064648 |
73063846 |
0 |
0 |
| T3 |
19320 |
19319 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
15682 |
15681 |
0 |
0 |
| T6 |
675840 |
675839 |
0 |
0 |
| T7 |
0 |
40694 |
0 |
0 |
| T10 |
0 |
58894 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
0 |
274055 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T24 |
0 |
80455 |
0 |
0 |
| T25 |
0 |
124838 |
0 |
0 |
| T26 |
0 |
129569 |
0 |
0 |
| T27 |
0 |
11896 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92497591 |
92496789 |
0 |
0 |
| T1 |
23930 |
23929 |
0 |
0 |
| T2 |
22704 |
22703 |
0 |
0 |
| T3 |
29765 |
29764 |
0 |
0 |
| T4 |
2682 |
2681 |
0 |
0 |
| T5 |
17780 |
17779 |
0 |
0 |
| T11 |
19875 |
19874 |
0 |
0 |
| T12 |
1129 |
1128 |
0 |
0 |
| T13 |
27241 |
27240 |
0 |
0 |
| T14 |
1091 |
1090 |
0 |
0 |
| T15 |
22436 |
22435 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
50417 |
49615 |
0 |
0 |
|
selKnown1 |
908 |
106 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
50417 |
49615 |
0 |
0 |
| T1 |
71 |
70 |
0 |
0 |
| T2 |
71 |
70 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
0 |
194 |
0 |
0 |
| T11 |
68 |
67 |
0 |
0 |
| T12 |
2 |
1 |
0 |
0 |
| T13 |
81 |
80 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
84 |
83 |
0 |
0 |
| T20 |
0 |
69 |
0 |
0 |
| T23 |
0 |
51 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
908 |
106 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T28 |
0 |
5 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |