Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
72525905 |
72524295 |
0 |
0 |
selKnown1 |
92944873 |
92943263 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72525905 |
72524295 |
0 |
0 |
T1 |
14 |
13 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
64 |
63 |
0 |
0 |
T4 |
51831 |
51829 |
0 |
0 |
T5 |
12973 |
12971 |
0 |
0 |
T6 |
18981 |
18980 |
0 |
0 |
T9 |
4800 |
4799 |
0 |
0 |
T10 |
0 |
21911 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
98 |
96 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
78 |
76 |
0 |
0 |
T15 |
17 |
15 |
0 |
0 |
T16 |
0 |
736066 |
0 |
0 |
T21 |
0 |
19 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
8540 |
0 |
0 |
T27 |
0 |
603397 |
0 |
0 |
T28 |
0 |
237364 |
0 |
0 |
T29 |
0 |
186591 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92944873 |
92943263 |
0 |
0 |
T1 |
6763 |
6762 |
0 |
0 |
T2 |
2086 |
2085 |
0 |
0 |
T3 |
31324 |
31323 |
0 |
0 |
T4 |
28872 |
28870 |
0 |
0 |
T5 |
16923 |
16921 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
17976 |
17975 |
0 |
0 |
T12 |
36203 |
36201 |
0 |
0 |
T13 |
1267 |
1265 |
0 |
0 |
T14 |
26648 |
26646 |
0 |
0 |
T15 |
10369 |
10367 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
6 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
72473902 |
72473097 |
0 |
0 |
selKnown1 |
92943986 |
92943181 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72473902 |
72473097 |
0 |
0 |
T4 |
51830 |
51829 |
0 |
0 |
T5 |
12972 |
12971 |
0 |
0 |
T6 |
18981 |
18980 |
0 |
0 |
T9 |
4800 |
4799 |
0 |
0 |
T10 |
0 |
21904 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
736066 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
0 |
8540 |
0 |
0 |
T27 |
0 |
603397 |
0 |
0 |
T28 |
0 |
237364 |
0 |
0 |
T29 |
0 |
186591 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92943986 |
92943181 |
0 |
0 |
T1 |
6763 |
6762 |
0 |
0 |
T2 |
2086 |
2085 |
0 |
0 |
T3 |
31324 |
31323 |
0 |
0 |
T4 |
28868 |
28867 |
0 |
0 |
T5 |
16922 |
16921 |
0 |
0 |
T11 |
17976 |
17975 |
0 |
0 |
T12 |
36202 |
36201 |
0 |
0 |
T13 |
1266 |
1265 |
0 |
0 |
T14 |
26647 |
26646 |
0 |
0 |
T15 |
10368 |
10367 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
52003 |
51198 |
0 |
0 |
selKnown1 |
887 |
82 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52003 |
51198 |
0 |
0 |
T1 |
14 |
13 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
64 |
63 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
97 |
96 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
77 |
76 |
0 |
0 |
T15 |
16 |
15 |
0 |
0 |
T21 |
0 |
19 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
887 |
82 |
0 |
0 |
T4 |
4 |
3 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
6 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |