Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73818948 |
73817334 |
0 |
0 |
|
selKnown1 |
93284485 |
93282871 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73818948 |
73817334 |
0 |
0 |
| T1 |
172864 |
172862 |
0 |
0 |
| T2 |
37084 |
37082 |
0 |
0 |
| T3 |
64653 |
64651 |
0 |
0 |
| T4 |
0 |
34674 |
0 |
0 |
| T9 |
130411 |
130410 |
0 |
0 |
| T10 |
17 |
15 |
0 |
0 |
| T11 |
453713 |
453711 |
0 |
0 |
| T12 |
495263 |
495261 |
0 |
0 |
| T13 |
74 |
72 |
0 |
0 |
| T14 |
98 |
96 |
0 |
0 |
| T15 |
54 |
52 |
0 |
0 |
| T16 |
0 |
410397 |
0 |
0 |
| T17 |
0 |
24181 |
0 |
0 |
| T18 |
0 |
416769 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93284485 |
93282871 |
0 |
0 |
| T1 |
175865 |
175864 |
0 |
0 |
| T2 |
37144 |
37143 |
0 |
0 |
| T3 |
65920 |
65919 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
157807 |
157807 |
0 |
0 |
| T10 |
6050 |
6049 |
0 |
0 |
| T11 |
702104 |
702103 |
0 |
0 |
| T12 |
516329 |
516328 |
0 |
0 |
| T13 |
29847 |
29846 |
0 |
0 |
| T14 |
46150 |
46149 |
0 |
0 |
| T15 |
21899 |
21898 |
0 |
0 |
| T19 |
0 |
1 |
0 |
0 |
| T20 |
0 |
3 |
0 |
0 |
| T21 |
0 |
5 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73766751 |
73765944 |
0 |
0 |
|
selKnown1 |
93283558 |
93282751 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73766751 |
73765944 |
0 |
0 |
| T1 |
172720 |
172719 |
0 |
0 |
| T2 |
37072 |
37071 |
0 |
0 |
| T3 |
64576 |
64575 |
0 |
0 |
| T4 |
0 |
34674 |
0 |
0 |
| T9 |
130265 |
130265 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
453563 |
453562 |
0 |
0 |
| T12 |
494963 |
494962 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
0 |
410397 |
0 |
0 |
| T17 |
0 |
24181 |
0 |
0 |
| T18 |
0 |
416769 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93283558 |
93282751 |
0 |
0 |
| T1 |
175865 |
175864 |
0 |
0 |
| T2 |
37144 |
37143 |
0 |
0 |
| T3 |
65920 |
65919 |
0 |
0 |
| T9 |
157807 |
157807 |
0 |
0 |
| T10 |
6050 |
6049 |
0 |
0 |
| T11 |
702104 |
702103 |
0 |
0 |
| T12 |
516329 |
516328 |
0 |
0 |
| T13 |
29847 |
29846 |
0 |
0 |
| T14 |
46150 |
46149 |
0 |
0 |
| T15 |
21899 |
21898 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
52197 |
51390 |
0 |
0 |
|
selKnown1 |
927 |
120 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
52197 |
51390 |
0 |
0 |
| T1 |
144 |
143 |
0 |
0 |
| T2 |
12 |
11 |
0 |
0 |
| T3 |
77 |
76 |
0 |
0 |
| T9 |
146 |
145 |
0 |
0 |
| T10 |
16 |
15 |
0 |
0 |
| T11 |
150 |
149 |
0 |
0 |
| T12 |
300 |
299 |
0 |
0 |
| T13 |
73 |
72 |
0 |
0 |
| T14 |
97 |
96 |
0 |
0 |
| T15 |
53 |
52 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
927 |
120 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T19 |
0 |
1 |
0 |
0 |
| T20 |
0 |
3 |
0 |
0 |
| T21 |
0 |
5 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |