Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
62516482 |
62514876 |
0 |
0 |
|
selKnown1 |
78541164 |
78539558 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
62516482 |
62514876 |
0 |
0 |
| T1 |
100 |
99 |
0 |
0 |
| T2 |
67 |
66 |
0 |
0 |
| T3 |
94 |
93 |
0 |
0 |
| T4 |
57995 |
57994 |
0 |
0 |
| T5 |
0 |
245217 |
0 |
0 |
| T6 |
0 |
70261 |
0 |
0 |
| T7 |
0 |
72136 |
0 |
0 |
| T8 |
93 |
92 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
13 |
12 |
0 |
0 |
| T11 |
92 |
91 |
0 |
0 |
| T12 |
66 |
65 |
0 |
0 |
| T13 |
55 |
54 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
89 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T18 |
0 |
318612 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
0 |
56 |
0 |
0 |
| T22 |
0 |
44556 |
0 |
0 |
| T23 |
0 |
57945 |
0 |
0 |
| T24 |
0 |
103860 |
0 |
0 |
| T25 |
0 |
9154 |
0 |
0 |
| T26 |
0 |
64447 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
78541164 |
78539558 |
0 |
0 |
| T1 |
53311 |
53310 |
0 |
0 |
| T2 |
50961 |
50960 |
0 |
0 |
| T3 |
25708 |
25707 |
0 |
0 |
| T4 |
4 |
3 |
0 |
0 |
| T6 |
0 |
5 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
29888 |
29887 |
0 |
0 |
| T9 |
2292 |
2291 |
0 |
0 |
| T10 |
6570 |
6569 |
0 |
0 |
| T11 |
28991 |
28990 |
0 |
0 |
| T12 |
24939 |
24938 |
0 |
0 |
| T13 |
19725 |
19724 |
0 |
0 |
| T14 |
939 |
938 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
62467930 |
62467127 |
0 |
0 |
|
selKnown1 |
78540238 |
78539435 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
62467930 |
62467127 |
0 |
0 |
| T4 |
57995 |
57994 |
0 |
0 |
| T5 |
0 |
245217 |
0 |
0 |
| T6 |
0 |
70261 |
0 |
0 |
| T7 |
0 |
72136 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T18 |
0 |
318612 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
44556 |
0 |
0 |
| T23 |
0 |
57945 |
0 |
0 |
| T24 |
0 |
103860 |
0 |
0 |
| T25 |
0 |
9154 |
0 |
0 |
| T26 |
0 |
64447 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
78540238 |
78539435 |
0 |
0 |
| T1 |
53311 |
53310 |
0 |
0 |
| T2 |
50961 |
50960 |
0 |
0 |
| T3 |
25708 |
25707 |
0 |
0 |
| T8 |
29888 |
29887 |
0 |
0 |
| T9 |
2292 |
2291 |
0 |
0 |
| T10 |
6570 |
6569 |
0 |
0 |
| T11 |
28991 |
28990 |
0 |
0 |
| T12 |
24939 |
24938 |
0 |
0 |
| T13 |
19725 |
19724 |
0 |
0 |
| T14 |
939 |
938 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
48552 |
47749 |
0 |
0 |
|
selKnown1 |
926 |
123 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
48552 |
47749 |
0 |
0 |
| T1 |
100 |
99 |
0 |
0 |
| T2 |
67 |
66 |
0 |
0 |
| T3 |
94 |
93 |
0 |
0 |
| T8 |
93 |
92 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
13 |
12 |
0 |
0 |
| T11 |
92 |
91 |
0 |
0 |
| T12 |
66 |
65 |
0 |
0 |
| T13 |
55 |
54 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
89 |
0 |
0 |
| T21 |
0 |
56 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
926 |
123 |
0 |
0 |
| T4 |
4 |
3 |
0 |
0 |
| T6 |
0 |
5 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
3 |
0 |
0 |