Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : lc_ctrl_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_lc_ctrl_csr_assert_0/lc_ctrl_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.lc_ctrl_csr_assert 100.00 100.00



Module Instance : tb.dut.lc_ctrl_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.95 100.00 82.35 99.89 100.00 87.50 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : lc_ctrl_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 103551656 12840 0 0
claim_transition_if_regwen_rd_A 103551656 1803 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 103551656 12840 0 0
T27 68699 0 0 0
T39 244969 0 0 0
T47 34160 0 0 0
T57 467494 0 0 0
T87 754115 2 0 0
T88 0 3 0 0
T89 0 10 0 0
T116 0 6 0 0
T154 0 4 0 0
T155 0 8 0 0
T156 0 1 0 0
T157 0 2 0 0
T158 0 2 0 0
T159 0 1 0 0
T160 54108 0 0 0
T161 920 0 0 0
T162 803 0 0 0
T163 1325 0 0 0
T164 62334 0 0 0

claim_transition_if_regwen_rd_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 103551656 1803 0 0
T27 68699 0 0 0
T39 244969 0 0 0
T47 34160 0 0 0
T57 467494 0 0 0
T87 754115 15 0 0
T88 0 12 0 0
T120 0 9 0 0
T123 0 1 0 0
T129 0 1 0 0
T136 0 10 0 0
T157 0 7 0 0
T158 0 2 0 0
T160 54108 0 0 0
T161 920 0 0 0
T162 803 0 0 0
T163 1325 0 0 0
T164 62334 0 0 0
T165 0 16 0 0
T166 0 30 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%