Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T6,T7 |
Yes |
T2,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T6,T7 |
Yes |
T2,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T6,T7 |
Yes |
T2,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
82523958 |
82522344 |
0 |
0 |
|
selKnown1 |
101251745 |
101250131 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
82523958 |
82522344 |
0 |
0 |
| T2 |
49355 |
49353 |
0 |
0 |
| T3 |
2 |
0 |
0 |
0 |
| T4 |
11 |
9 |
0 |
0 |
| T5 |
22 |
20 |
0 |
0 |
| T6 |
51672 |
51670 |
0 |
0 |
| T7 |
0 |
33511 |
0 |
0 |
| T8 |
0 |
23618 |
0 |
0 |
| T9 |
0 |
39154 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
65 |
63 |
0 |
0 |
| T12 |
65 |
63 |
0 |
0 |
| T13 |
82 |
80 |
0 |
0 |
| T14 |
0 |
397028 |
0 |
0 |
| T15 |
63 |
61 |
0 |
0 |
| T18 |
0 |
52 |
0 |
0 |
| T20 |
0 |
14 |
0 |
0 |
| T21 |
0 |
285756 |
0 |
0 |
| T22 |
0 |
200936 |
0 |
0 |
| T23 |
0 |
98962 |
0 |
0 |
| T24 |
0 |
214049 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101251745 |
101250131 |
0 |
0 |
| T1 |
1213 |
1212 |
0 |
0 |
| T2 |
60161 |
60160 |
0 |
0 |
| T3 |
2823 |
2822 |
0 |
0 |
| T4 |
3455 |
3453 |
0 |
0 |
| T5 |
10050 |
10048 |
0 |
0 |
| T6 |
60245 |
60243 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
1759 |
1757 |
0 |
0 |
| T11 |
37968 |
37966 |
0 |
0 |
| T12 |
19755 |
19753 |
0 |
0 |
| T13 |
28672 |
28670 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
82469152 |
82468345 |
0 |
0 |
|
selKnown1 |
101250825 |
101250018 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
82469152 |
82468345 |
0 |
0 |
| T2 |
49343 |
49342 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
51671 |
51670 |
0 |
0 |
| T7 |
0 |
33497 |
0 |
0 |
| T8 |
0 |
23618 |
0 |
0 |
| T9 |
0 |
39154 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
397028 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T21 |
0 |
285756 |
0 |
0 |
| T22 |
0 |
200936 |
0 |
0 |
| T23 |
0 |
98962 |
0 |
0 |
| T24 |
0 |
214049 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101250825 |
101250018 |
0 |
0 |
| T1 |
1213 |
1212 |
0 |
0 |
| T2 |
60161 |
60160 |
0 |
0 |
| T3 |
2823 |
2822 |
0 |
0 |
| T4 |
3454 |
3453 |
0 |
0 |
| T5 |
10049 |
10048 |
0 |
0 |
| T6 |
60240 |
60239 |
0 |
0 |
| T10 |
1758 |
1757 |
0 |
0 |
| T11 |
37967 |
37966 |
0 |
0 |
| T12 |
19754 |
19753 |
0 |
0 |
| T13 |
28671 |
28670 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
54806 |
53999 |
0 |
0 |
|
selKnown1 |
920 |
113 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54806 |
53999 |
0 |
0 |
| T2 |
12 |
11 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
10 |
9 |
0 |
0 |
| T5 |
21 |
20 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
0 |
14 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
64 |
63 |
0 |
0 |
| T12 |
64 |
63 |
0 |
0 |
| T13 |
81 |
80 |
0 |
0 |
| T15 |
62 |
61 |
0 |
0 |
| T18 |
0 |
52 |
0 |
0 |
| T20 |
0 |
14 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
920 |
113 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |