Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
75716759 |
75715141 |
0 |
0 |
|
selKnown1 |
101454936 |
101453318 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
75716759 |
75715141 |
0 |
0 |
| T1 |
226044 |
226042 |
0 |
0 |
| T2 |
54 |
52 |
0 |
0 |
| T3 |
2 |
0 |
0 |
0 |
| T4 |
362061 |
362059 |
0 |
0 |
| T5 |
16068 |
16066 |
0 |
0 |
| T6 |
0 |
73333 |
0 |
0 |
| T7 |
0 |
59522 |
0 |
0 |
| T8 |
21 |
19 |
0 |
0 |
| T9 |
91 |
89 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
53 |
51 |
0 |
0 |
| T13 |
0 |
592669 |
0 |
0 |
| T14 |
0 |
296212 |
0 |
0 |
| T20 |
0 |
56 |
0 |
0 |
| T21 |
0 |
15 |
0 |
0 |
| T22 |
0 |
88 |
0 |
0 |
| T23 |
0 |
4585 |
0 |
0 |
| T24 |
0 |
57252 |
0 |
0 |
| T25 |
0 |
46440 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101454936 |
101453318 |
0 |
0 |
| T1 |
158868 |
158867 |
0 |
0 |
| T2 |
17475 |
17474 |
0 |
0 |
| T3 |
1356 |
1355 |
0 |
0 |
| T4 |
620972 |
620971 |
0 |
0 |
| T5 |
15526 |
15524 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T7 |
0 |
5 |
0 |
0 |
| T8 |
8672 |
8671 |
0 |
0 |
| T9 |
28335 |
28333 |
0 |
0 |
| T10 |
1750 |
1748 |
0 |
0 |
| T11 |
1200 |
1198 |
0 |
0 |
| T12 |
21578 |
21576 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
75660404 |
75659595 |
0 |
0 |
|
selKnown1 |
101454011 |
101453202 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
75660404 |
75659595 |
0 |
0 |
| T1 |
225952 |
225951 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
361916 |
361915 |
0 |
0 |
| T5 |
16067 |
16066 |
0 |
0 |
| T6 |
0 |
73333 |
0 |
0 |
| T7 |
0 |
59522 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
0 |
592447 |
0 |
0 |
| T14 |
0 |
296212 |
0 |
0 |
| T23 |
0 |
4585 |
0 |
0 |
| T24 |
0 |
57252 |
0 |
0 |
| T25 |
0 |
46440 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101454011 |
101453202 |
0 |
0 |
| T1 |
158868 |
158867 |
0 |
0 |
| T2 |
17475 |
17474 |
0 |
0 |
| T3 |
1356 |
1355 |
0 |
0 |
| T4 |
620972 |
620971 |
0 |
0 |
| T5 |
15524 |
15523 |
0 |
0 |
| T8 |
8672 |
8671 |
0 |
0 |
| T9 |
28334 |
28333 |
0 |
0 |
| T10 |
1749 |
1748 |
0 |
0 |
| T11 |
1199 |
1198 |
0 |
0 |
| T12 |
21577 |
21576 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
56355 |
55546 |
0 |
0 |
|
selKnown1 |
925 |
116 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
56355 |
55546 |
0 |
0 |
| T1 |
92 |
91 |
0 |
0 |
| T2 |
53 |
52 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
145 |
144 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T8 |
20 |
19 |
0 |
0 |
| T9 |
90 |
89 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
52 |
51 |
0 |
0 |
| T13 |
0 |
222 |
0 |
0 |
| T20 |
0 |
56 |
0 |
0 |
| T21 |
0 |
15 |
0 |
0 |
| T22 |
0 |
88 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
925 |
116 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T7 |
0 |
5 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |